
Rev. 1.00
117 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
7 Reset Control Unit (RSTCU)
7 Reset Control Unit (RSTCU)
Register Descriptions
Global Reset Status Register – GRSR
This register specifies a variety of reset status conditions.
Offset:
0x100
Reset value: 0x0000_0008
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
Type/Reset
7
6
5
4
3
2
1
0
Reserved
PORSTF WDTRSTF EXTRSTF NVICRSTF
Type/Reset
WC 1 WC 0 WC 0 WC 0
Bits
Field
Descriptions
[3]
PORSTF
V
CORE
Power On Reset Flag
0: No POR occurred
1: POR occurred
This bit is set by hardware when a power-on reset occurs and reset by writing 1
into it.
[2]
WDTRSTF
Watchdog Timer Reset Flag
0: No Watchdog Timer reset occurred
1: Watchdog Timer occurred
This bit is set by hardware when a watchdog timer reset occurs and reset by
writing 1 into it or by hardware when a power-on reset occurs.
[1]
EXTRSTF
External Pin Reset Flag
0: No pin reset occurred
1: Pin reset occurred
This bit is set by hardware when an external pin reset occurs and reset by writing
1 into it or by hardware when a power-on reset occurs.
[0]
NVICRSTF
NVIC Reset Flag
0: No NVIC asserting system reset occurred
1: NVIC asserting system reset occurred
This bit is set by hardware when a system reset occurs and reset by writing 1 into
it or by hardware when a power-on reset occurs.