
Rev. 1.00
35 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
3 System
Architecture
3 System
Architecture
Nested
Vectored
Interrupt
Controller
(NVIC)
Cortex
®
-M0+
Processor
Core
‡ Breakpoint
and
Watchpoint
Unit
‡ Memory
Protection
Unit
‡ Debug
Access Port
(DAP)
‡ Debugger
Interface
Bus Matrix
‡ Wakeup
Interrupt
Controller
(WIC)
Cortex
®
-M0+ Components
Execution Trace Interface
Interrupts
AHB-Lite Interface
to System
‡ Single-cycle
I/O Port
‡ Serial Wire
Debug Port
‡ Optional Component
Cortex
®
-M0+ Processor
Debug
Figure 3. Cortex
®
-M0+ Block Diagram
Bus Architecture
The HT32F54231/HT32F54241 series consist of one master and four slaves in the bus architecture.
The HT32F54243/HT32F54253 series consist of two masters and four slaves in the bus architecture.
The system bus and Peripheral Direct Memory Access (PDMA) are the masters while the internal
SRAM access bus, the internal Flash memory access bus, the AHB peripherals access bus and the
AHB to APB bridge are the slaves. The PDMA is only available for the HT32F54243/HT32F54253
devices.
The single 32-bit AHB-Lite system interface provides simple integration to all system
regions including the internal SRAM region and the peripheral region. All of the master buses are
based on 32-bit Advanced High-performance Bus-Lite (AHB-Lite) protocol. The following figure
shows the bus architecture of the HT32F54231/HT32F54241/HT32F54243/HT32F54253 device
series.