
Rev. 1.00
17 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
Table of Contents
List of T
ables
List of Tables
Table 1. Features and Peripheral List ..................................................................................................... 30
Table 2. Document Conventions ............................................................................................................. 33
Table 3. HT32F54231/HT32F54241 Register Map ................................................................................. 39
Table 4. HT32F54243/HT32F54253 Register Map ................................................................................. 40
Table 5. Flash Memory and Option Byte ................................................................................................. 45
Table 6. Relationship between Wait State Cycle and HCLK ................................................................... 45
Table 7. Booting Modes .......................................................................................................................... 46
Table 8. Option Byte Memory Map ......................................................................................................... 50
Table 9. Access Permission of Protected Main Flash Page .................................................................... 51
Table 10. Access Permission When Security Protection is Enabled ....................................................... 52
Table 11. FMC Register Map .................................................................................................................. 53
Table 12. Operation Mode Definitions
Table 13. Enter/Exit Power Saving Modes .............................................................................................. 73
Table 14. Power Status after System Reset ........................................................................................... 73
Table 15. PWRCU Register Map ............................................................................................................ 74
Table 16. Output Divider 2 Value Mapping.............................................................................................. 85
Table 17. Feedback Divider 2 Value Mapping......................................................................................... 86
Table 18. CKOUT Clock Source ............................................................................................................. 88
Table 19. CKCU Register Map ............................................................................................................... 89
Table 20. RSTCU Register Map ............................................................................................................116
Table 21. AFIO, GPIO and I/O Pad Control Signal True Table.............................................................. 125
Table 22. GPIO Register Map ............................................................................................................... 126
Table 23. AFIO Selection for Peripheral Map Example ......................................................................... 170
Table 24. AFIO Register Map ................................................................................................................ 170
Table 25. Exception Types .................................................................................................................... 175
Table 26. NVIC Register Map ............................................................................................................... 177
Table 27. EXTI Register Map ................................................................................................................ 181
Table 28. Data Format in ADCDR [15:0] ............................................................................................... 194
Table 29. A/D Converter Register Map ................................................................................................. 196
Table 30. CMP Register Map ................................................................................................................ 217
Table 31. Counting Direction and Encoding Signals ............................................................................. 237
Table 32. Compare Match Output Setup .............................................................................................. 238
Table 33. GPTM Register Map ............................................................................................................. 248
Table 34. GPTM Internal Trigger Connection ....................................................................................... 253
Table 35. Compare Match Output Setup .............................................................................................. 302
Table 36. Output Control Bits for Complementary Output with a Break Event Occurrence ...................311
Table 37. Lock Level Table.................................................................................................................... 321
Table 38. MCTM Register Map ............................................................................................................. 323
Table 39. MCTM Internal Trigger Connection ....................................................................................... 328