ii
3.3 Interrupts ............................................................................................................................ 51
3.3.1
Interrupt and Vector Address ................................................................................ 51
3.4
Interrupt Control Registers ................................................................................................. 53
3.4.1
Interrupt Edge Select Register 1 (IEGR1) ............................................................ 53
3.4.2
Interrupt Edge Select Register 2 (IEGR2) ............................................................ 54
3.4.3
Interrupt Enable Register 1 (IENR1) .................................................................... 55
3.4.4
Interrupt Flag Register 1 (IRR1) ........................................................................... 56
3.4.5
Wakeup Interrupt Flag Register (IWPR) .............................................................. 57
3.5 Interrupt
Sources ................................................................................................................ 58
3.5.1 External
Interrupts................................................................................................. 58
3.5.2 Internal
Interrupts.................................................................................................. 58
3.5.3 Interrupt
Operations .............................................................................................. 59
3.5.4
Interrupt Response Time ....................................................................................... 62
3.6 Trap
Instruction .................................................................................................................. 62
3.7 Application
Notes ............................................................................................................... 62
3.7.1
Notes on Stack Area Use ...................................................................................... 62
3.7.2
Notes on Rewriting Port Mode Registers.............................................................. 63
Section 4
Address Break
.................................................................................................. 67
4.1 Overview ............................................................................................................................ 67
4.1.1 Block
Diagram ...................................................................................................... 67
4.1.2 Register
Configuration .......................................................................................... 68
4.2 Register
Descriptions.......................................................................................................... 68
4.2.1
Address Break Control Register (ABRKCR)........................................................ 68
4.2.2
Address Break Status Register (ABRKSR) .......................................................... 70
4.2.3
Break Address Registers (BARH, BARL)............................................................ 71
4.2.4
Break Data Registers (BDRH, BDRL) ................................................................. 72
4.3 Operation ............................................................................................................................ 72
Section 5
Clock Pulse Generators
.................................................................................. 75
5.1 Overview ............................................................................................................................ 75
5.1.1 Block
Diagram ...................................................................................................... 75
5.1.2
System Clock and Subclock.................................................................................. 75
5.2
System Clock Generator..................................................................................................... 76
5.3 Subclock
Generator ............................................................................................................ 78
5.4 Prescalers............................................................................................................................ 79
5.5
Usage Notes........................................................................................................................ 80
5.5.1
Note on Oscillators................................................................................................ 80
5.5.2
Notes on Board Design ......................................................................................... 80
Section 6
Power-down Modes
........................................................................................ 81
6.1 Overview ............................................................................................................................ 81
6.1.1 Register
Configuration .......................................................................................... 81
Содержание H8/3660
Страница 4: ......
Страница 26: ...10 ...
Страница 82: ...66 ...
Страница 152: ...136 ...
Страница 154: ...138 ...
Страница 260: ...244 ...
Страница 408: ...392 18 5 Output Load Circuit VCC 2 4 kΩ 12 kΩ 30 pF LSI output pin Figure 18 7 Output Load Condition ...
Страница 457: ...441 DEC VIN CH3 to CH0 A D converter Internal data bus Figure C 17 Port B Block Diagram PB7 to PB0 ...