217
Figure 12.16 shows an example of buffer operation when the FTIOB pin is set to PWM mode and
GRD is set as the buffer register for GRB. TCNT is cleared by compare match A, and FTIOB
outputs 1 at compare match B and 0 at compare match A.
Every time compare match B occurs, the FTIOB output level changes and the value of buffer
register GRD is transferred to GRB.
For details on PWM mode, refer to the description of PWM Operation in this section.
TCNT value
GRA
H'0000
GRD
Time
GRB
H'0200
H'0520
FTIOB
H'0200
H'0450
H'0520
H'0450
GRB
H'0450
H'0520
H'0200
Figure 12.16 Buffer Operation Example (Output Compare)
Содержание H8/3660
Страница 4: ......
Страница 26: ...10 ...
Страница 82: ...66 ...
Страница 152: ...136 ...
Страница 154: ...138 ...
Страница 260: ...244 ...
Страница 408: ...392 18 5 Output Load Circuit VCC 2 4 kΩ 12 kΩ 30 pF LSI output pin Figure 18 7 Output Load Condition ...
Страница 457: ...441 DEC VIN CH3 to CH0 A D converter Internal data bus Figure C 17 Port B Block Diagram PB7 to PB0 ...