226
GRA, GRB
TCNT
Input capture
signal
φ
GRC, GRD
N
M
M
N+1
N
N
N+1
Figure 12.29 Buffer Operation Timing (Input Capture)
Timing of IMFA to IMFD Flag Setting at Compare Match: If a general register (GRA, GRB,
GRC, or GRD) is used as an output compare register, the corresponding IMFA, IMFB, IMFC, or
IMFD flag is set to 1 when TCNT matches the general register. The compare match signal is
generated in the last state in which the values match (when TCNT is updated from the matching
count to the next count). Therefore, when TCNT matches a general register, the compare match
signal is generated only after the next TCNT clock pulse is input. Figure 12.30 shows the timing
of the IMFA to IMFD flag setting at compare match.
GRA to GRD
TCNT
TCNT input
clock
φ
N
N
N+1
Compare
match signal
IMFA to IMFD
IRRTW
Figure 12.30 Timing of IMFA to IMFD Flag Setting at Compare Match
Содержание H8/3660
Страница 4: ......
Страница 26: ...10 ...
Страница 82: ...66 ...
Страница 152: ...136 ...
Страница 154: ...138 ...
Страница 260: ...244 ...
Страница 408: ...392 18 5 Output Load Circuit VCC 2 4 kΩ 12 kΩ 30 pF LSI output pin Figure 18 7 Output Load Condition ...
Страница 457: ...441 DEC VIN CH3 to CH0 A D converter Internal data bus Figure C 17 Port B Block Diagram PB7 to PB0 ...