412
Table A.3
Number of Cycles in Each Instruction
Execution Status
Access Location
(Instruction Cycle)
On-Chip Memory
On-Chip Peripheral Module
Instruction fetch
S
I
2
—
Branch address read
S
J
Stack operation
S
K
Byte data access
S
L
2 or 3
*
Word data access
S
M
—
Internal operation
S
N
1
Note:
*
Depends on which on-chip module is accessed. See section B.1, Register Addresses.
Содержание H8/3660
Страница 4: ......
Страница 26: ...10 ...
Страница 82: ...66 ...
Страница 152: ...136 ...
Страница 154: ...138 ...
Страница 260: ...244 ...
Страница 408: ...392 18 5 Output Load Circuit VCC 2 4 kΩ 12 kΩ 30 pF LSI output pin Figure 18 7 Output Load Condition ...
Страница 457: ...441 DEC VIN CH3 to CH0 A D converter Internal data bus Figure C 17 Port B Block Diagram PB7 to PB0 ...