197
Bit 3—Reserved: This bit cannot be modified and is always read as 1.
Bit 2—PWM Mode D (PWMD): Selects whether the compare match output pin (FTIOD)
operates normally or in PWM mode.
Bit 2: PWMD
Description
0
FTIOD operates normally (output compare output)
(Initial value)
1
FTIOD operates in PWM mode
*
Note:
*
The period is specified in GRA.
Bit 1—PWM Mode C (PWMC): Selects whether the compare match output pin (FTIOC)
operates normally or in PWM mode.
Bit 1: PWMC
Description
0
FTIOC operates normally (output compare output)
(Initial value)
1
FTIOC operates in PWM mode
*
Note:
*
The period is specified in GRA.
Bit 0—PWM Mode B (PWMB): Selects whether the compare match output pin (FTIOB)
operates normally or in PWM mode.
Bit 0: PWMB
Description
0
FTIOB operates normally (output compare output)
(Initial value)
1
FTIOB operates in PWM mode
*
Note:
*
The period is specified in GRA.
12.2.2
Timer Control Register W (TCRW)
Bit
7
6
5
4
3
2
1
0
CCLR
CKS2
CKS1
CKS0
TOD
TOC
TOB
TOA
Initial value
0
0
0
0
0
0
0
0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
TCRW is an 8-bit read/write register that specifies the timer output levels, selects the timer
counter clock source, and selects how the counter is cleared.
TCRW is initialized to H'00 by a reset.
Содержание H8/3660
Страница 4: ......
Страница 26: ...10 ...
Страница 82: ...66 ...
Страница 152: ...136 ...
Страница 154: ...138 ...
Страница 260: ...244 ...
Страница 408: ...392 18 5 Output Load Circuit VCC 2 4 kΩ 12 kΩ 30 pF LSI output pin Figure 18 7 Output Load Condition ...
Страница 457: ...441 DEC VIN CH3 to CH0 A D converter Internal data bus Figure C 17 Port B Block Diagram PB7 to PB0 ...