![Curtiss-Wright SCRAMNet+ SC150 VME6U Скачать руководство пользователя страница 58](http://html.mh-extra.com/html/curtiss-wright/scramnet-sc150-vme6u/scramnet-sc150-vme6u_hardware-reference-manual_2700311058.webp)
OPERATION
Copyright 2007
5-10
VME6U HARDWARE REFERENCE
SEND/RECEIVE WITH INTERRUPTS
•
Set CSR0 to ‘0x0010’ to enable the Auxiliary Control RAM (ACR).
•
Clear the SCRAMNet
+
ACR by writing zeros to the entire address range.
•
Set the SCRAMNet
+
ACR memory locations designated to receive and/or
transmit interrupts.
•
Reset CSR0 to disable the ACR.
•
Set CSR0 to ‘0xF000’ to insert the node and initiate the reset of the FIFOs.
•
Set CSR0 to ‘0x8003’ to insert the node, toggle the reset of the FIFOs and enable
network activity.
•
Set CSR2 to ‘0xC040’ to use BURST mode and disable the Fiber-optic
Loopback mode.
•
READ CSR1 to read-out any latched error conditions.
•
READ CSR1 again to check for any existing error conditions.
•
Check for carrier-detect fail (this means there are fiber-optic cabling problems
from the transmitter of the node downstream).
•
WRITE a non-interrupt value to memory from at least one node. This will enable
all powered node transmitters and check for fiber-optic ring integrity.
•
READ CSR1 to check for any error conditions.
•
Set CSR6 to the proper interrupt vector number.
•
Install the interrupt service routine.
•
Set CSR0 to ‘0x812B’ to enable receive and transmit interrupts.
•
Set CSR0 to ‘0x81AB’ to enable Interrupt On Errors.
5.8 Interrupt Conditions
Interrupts are generated under two different conditions:
•
A SCRAMNet
+
network data WRITE to shared memory
•
A SCRAMNet
+
network error/status detected on the local node
5.8.1 Network Data WRITE
As indicated in
Figure 5-2, Transmit Enable CSR0[1] must be set before any message can
be sent. Only those nodes which have Transmit Interrupt Enable ACR[1] set for selected
addresses send an interrupt bit out with the data packet on the network. Only those nodes
which have Receive Interrupt Enable ACR[0] set for that address will generate an
interrupt signal to their host processor.
Содержание SCRAMNet+ SC150 VME6U
Страница 1: ...SC150 VME6U Hardware Reference Document No D T MR VME6U A 0 AA ...
Страница 2: ......
Страница 10: ...TABLE OF CONTENTS Copyright 2007 vi VME6U HARDWARE REFERENCE This page intentionally left blank ...
Страница 14: ...INTRODUCTION Copyright 2007 1 4 VME6U HARDWARE REFERENCE This page intentionally left blank ...
Страница 32: ...PRODUCT OVERVIEW Copyright 2007 3 6 VME6U HARDWARE REFERENCE This page intentionally left blank ...
Страница 35: ...INSTALLATION Copyright 2007 4 3 VME6U HARDWARE REFERENCE Figure 4 2 VME6U Layout ...
Страница 75: ...OPERATION Copyright 2007 5 27 VME6U HARDWARE REFERENCE Figure 5 10 Quad Switch ...
Страница 78: ...OPERATION Copyright 2007 5 30 VME6U HARDWARE REFERENCE This page intentionally left blank ...
Страница 80: ......
Страница 83: ...SPECIFICATIONS Copyright 2007 A 3 VME6U HARDWARE REFERENCE A 3 Board Dimensions Figure A 1 VME6U Dimensions ...
Страница 89: ...SPECIFICATIONS Copyright 2007 A 9 VME6U HARDWARE REFERENCE Figure A 6 Housing Dimensions ...
Страница 90: ...SPECIFICATIONS Copyright 2007 A 10 VME6U HARDWARE REFERENCE This page intentionally left blank ...
Страница 92: ......
Страница 110: ...CSR DESCRIPTIONS Copyright 2007 B 18 VME6U HARDWARE REFERENCE This page intentionally left blank ...
Страница 112: ......
Страница 124: ...CSR SUMMARY Copyright 2007 C 12 VME6U HARDWARE REFERENCE This page intentionally left blank ...
Страница 126: ......
Страница 130: ...CABINET KIT Copyright 2007 D 4 VME6U HARDWARE REFERENCE This page intentionally left blank ...
Страница 132: ......
Страница 145: ...F F CONFIGURATION AIDS APPENDIX F CONFIGURATION AIDS ...
Страница 146: ......
Страница 150: ......
Страница 151: ...1 GLOSSARY GLOSSARY ...
Страница 152: ......
Страница 157: ...1 INDEX INDEX ...
Страница 158: ......