[AK4493]
017012230-E-00
2017/12
- 98 -
1. Grounding and Power Supply Decoupling
To minimize coupling by digital noise, decoupling capacitors should be connected to AVDD, TVDD, DVDD,
VDDL and VDDR. AVDD and VDDL/R are supplied from analog supply in system, and TVDD and DVDD
are supplied from digital supply in system. Power lines of VDDL/R should be distributed separately, from
the point with low impedance of regulators or other parts.
AVSS, DVSS, VSSL and VSSR must be connected to the same analog ground plane.
Decoupling
capacitors for high frequency should be placed as near as possible to the AK4493.
2. Reference Voltage
The differential voltage between VREFHL and VREFLL, and VREFHR and VREFLR set the full-scale of
the analog output range. The VREFHL/R pin is normally connected to 5.0V reference voltage, and the
VREFLL/R pin is normally connected to the 0V reference voltage. Connect a 0.1µF ceramic capacitor and
470µF (min. value depends upon power supply quality) electrolytic capacitor between VREFHL and
VREFLL, and VREFHR and VREFLR. Especially the ceramic capacitors should be connected as near as
possible to the pin.
The VREFHL, VREFHR, VREFLL and VREFLR pins should avoid noises from other power supplies.
Connect the VREFHL/R pin to the analog 5.0V via a 10
Ω resistor, and the VREFLL/R pin to the analog
ground via a 10
Ω resistor when it is difficult to obtain expected analog characteristics because of noises
from other power supplies (A low pass filter of fc=17Hz will be composed with the 470µF capacitor and the
10
Ω resistor. It removes signal frequency noise from other power supply lines). No load current may be
drawn from the VCML/R pin since VCML/R is a common voltage of analog signals. All digital signals,
especially clocks, should be kept away from the VREFHL/R and VREFLL/R pins in order to avoid
unwanted coupling into the AK4493.
3. Analog Output
The analog outputs are full differential outputs. The differential outputs are summed externally, V
AOUT
=
(AOUT+)
(AOUT
) between AOUTL/R+ and AOUTL/R
. When the summing gain is 1 and VREFHL/R
VREFLL/R = 5V, the output range is 2.8Vpp (typ.) centered around VCML and VCMR voltages if GC2 bit =
“0”. In this case, the output range after summing will be 5.6V (typ.). The output range is 3.75Vpp (typ.)
centered around VCML and VCMR if GC2 bit =
“1”, and the output range after summing will be 7.5Vpp
(typ.). The bias voltage of the external summing circuit is supplied externally.
The input data format is 2's complement. The output voltage (V
AOUT
) is a positive full-scale for 7FFFFFFFH
(@32bit) and a negative full-scale for 80000000H (@32bit). The ideal V
AOUT
is 0V for 00000000H (@32bit).
The internal switched capacitor filters attenuate the noise generated by the delta sigma modulator beyond
the audio passband.
and
shows examples of external LPF circuit summing the differential outputs by a
shows an example of external LPF with two op-amps and differential output
circuits.
shows an example of external LPF with two op-amps and the circuit when setting MONO
bit =
“1”. A resistor that has 1% or less absolute error must be used for external LPFs.