[AK4493]
017012230-E-00
2017/12
- 28 -
Parameter
Symbol
Min.
Typ.
Max.
Unit
PCM Audio Interface Timing
External Digital Filter Mode
BCK Period
BCK Pulse Width Low
BCK Pulse Width High
BCK “
” to WCK Edge
WCK Period
WCK Edge to BCK “
”
WCK Pulse Width Low
WCK Pulse Width High
DINL/R Hold Time
DINL/R Setup Time
tB
tBL
tBH
tBW
tWCK
tWB
tWCKL
tWCKH
tDH
tDS
27
10
10
5
1.3
5
54
54
5
5
nsec
nsec
nsec
nsec
usec
nsec
nsec
nsec
nsec
nsec
DSD Audio Interface Timing
Sampling Frequency
fs
30
48
kHz
(DSD
64, DSDSEL [1:0] bits = “00”)
DCLK Period
DCLK Pulse Width Low
DCLK Pulse Width High
DCLK Edge to DSDL/R
tDCK
tDCKL
tDCKH
tDDD
144
144
20
1/64fs
20
nsec
nsec
nsec
nsec
(DSD
128, DSDSEL [1:0] bits = “01”)
DCLK Period
DCLK Pulse Width Low
DCLK Pulse Width High
DCLK Edge to DSDL/R
tDCK
tDCKL
tDCKH
tDDD
72
72
10
1/128fs
10
nsec
nsec
nsec
nsec
(DSD
256, DSDSEL [1:0] bits = “10”)
DCLK Period
DCLK Pulse Width Low
DCLK Pulse Width High
DCLK Edge to DSDL/R
tDCK
tDCKL
tDCKH
tDDD
36
36
5
1/256fs
5
nsec
nsec
nsec
nsec
(DSD
512, DSDSEL [1:0] bit = “11”)
DCLK Period
DCLK Pulse Width Low
DCLK Pulse Width High
DSDL/R Setup Time
DSDL/R Hold Time
tDCK
tDCKL
tDCKH
tDDS
tDDH
18
18
5
5
1/512fs
nsec
nsec
nsec
nsec
nsec
Note 39. DSD data transmitting device must meet this time
. “tDDD” is defined from DCLK “↓” until
DSDL/R edge when DCKB bit =
“0” (default), “tDDD” is defined from DCLK “↑” until DSDL/R
edge when DCKB bit =
“1”. If the audio data format is in phase modulation mode, “tDDD” is
defined from DCLK edge
“↓” or “↑” until DSDL/R edge regardless of DCKB bit setting.
Note 40. The AK4493 does not support Phase Modulation Mode in DSD512 Mode.