[AK4493]
017012230-E-00
2017/12
- 13 -
(Ta = 25
C; AVDD = TVDD = 3.3V, DVDD = 1.8V (LDOE pin =
“L”), AVSS = DVSS = VSSL/R = 0V;
VREFHL/R = VDDL/R = 5.0V, VREFLL/R = 0V; Input data = 24bit; BICK = 64fs; Signal Frequency = 1kHz;
Sampling Frequency = 44.1kHz; SC[1:0] bits =
“00”; 2Vrms output mode (GC[2:0] bits = “000”); unless
otherwise specified.)
Power Supplies
Parameter
Min.
Typ.
Max.
Unit
Power Supply Current
Normal operation (PDN pin =
“H”)
VDDL/R (total)
-
33
50
mA
VREFHL/R
-
1
1.5
mA
AVDD
-
1
1.5
mA
TVDD
LDOE pin =
“H”
fs = 44.1kHz
-
9
13.5
mA
fs = 96kHz
-
15
22.5
mA
fs = 192kHz
-
23
34.5
mA
LDOE pin =
“L”
-
1
1.5
mA
DVDD
LDOE pin =
“L”
fs = 44.1kHz
-
8
12
mA
fs = 96kHz
-
14
21
mA
fs = 192kHz
-
22
33
mA
Total IDD (fs = 44.1kHz)
-
44
66.5
mA
Power down (PDN pin =
“L”) (
TVDD + AVDD + VDDL/R + DVDD
-
10
100
A
Note 18.
In power down mode, the PSN pin = TVDD and all other digital input pins including clock pins
(MCLK, BICK and LRCK) are held to DVSS.
Note 19. The DVDD pin becomes an output pin when the LDOE pin =
“H”.