[AK4493]
017012230-E-00
2017/12
- 46 -
Table 22. Audio Interface Format (PCM mode)
Mode
TDM1
bit
TDM0
bit
DIF2 DIF1 DIF0
SDATA Format
LRC
K
BICK
Figure
Normal
0
0
0
0
0
0
16-bit
LSB justified
H/L
32fs
1
0
0
1
20-bit
LSB justified
H/L
40fs
2
0
1
0
24-bit
MSB justified
H/L
48fs
3
0
1
1
16-bit I
2
S
compatible
L/H
32fs
24-bit I
2
S
compatible
L/H
48fs
4
1
0
0
24-bit
LSB justified
H/L
48fs
5
1
0
1
32-bit
LSB justified
H/L
64fs
6
1
1
0
32-bit
MSB justified
H/L
64fs
(default)
7
1
1
1
32-bit I
2
S
compatible
L/H
64fs
TDM128
8
0
1
0
1
0
24-bit
MSB justified
H/L
128fs
9
0
1
1
24-bit I
2
S
compatible
L/H
128fs
10
1
0
0
24-bit
LSB justified
H/L
128fs
11
1
0
1
32-bit
LSB justified
H/L
128fs
12
1
1
0
32-bit
MSB justified
H/L
128fs
13
1
1
1
32-bit I
2
S
compatible
L/H
128fs
TDM256
14
1
0
0
1
0
24-bit
MSB justified
H/L
256fs
15
0
1
1
24-bit I
2
S
compatible
L/H
256fs
16
1
0
0
24-bit
LSB justified
H/L
256fs
17
1
0
1
32-bit
LSB justified
H/L
256fs
18
1
1
0
32-bit
MSB justified
H/L
256fs
19
1
1
1
32-bit I
2
S
compatible
L/H
256fs
TDM512
20
1
1
0
1
0
24-bit
MSB justified
H/L
512fs
21
0
1
1
24-bit I
2
S
compatible
L/H
512fs
22
1
0
0
24-bit
LSB justified
H/L
512fs
23
1
0
1
32-bit
LSB justified
H/L
512fs
24
1
1
0
32-bit
MSB justified
H/L
512fs
25
1
1
1
32-bit I
2
S
compatible
L/H
512fs
Note 44. The number of BICK cycles per frame allowed is a min. of 2x the data resolution set by DIF[2:0]
(e.g.
– 32fs for 16-bit data) or any number of additional BICK cycles up to the max. per the
Switching Characteristics tBCK Min. Settings of the DIF[2:0] pins are valid in Normal mode only.