[AK4493]
017012230-E-00
2017/12
- 70 -
AOUT pin
RSTN bit
Internal RSTN signal
BCK/DCLK pin
DINR/DSDR pin
ADPE bit
ADP bit
(Result of Auto DSD mode setting)
MCLK pin
DSD mode Detect
Operation Enable
WCK pin
EXDF data
DSD data
DSD zero
(4)
(6)
(3)
(2)
(5)
“L”
SMUTE bit
Internal Attenuation
Level
-
∞
mute
full scale
(1)
(1)
(2)
(4)
(3)
(2)
(6)
-
∞
mute
(1)
(1)
(2)
full scale
EXDF data
full scale
(5)
“L”
EXDF bit
(1) The transition time to mute completely by setting SMUTE bit =
“1” is set by ATS[1:0] bits.
(2) The AK4493 starts mode detection when input data of both channels are continuously zero for the
period set by ADPT[1:0] bits, and it finishes mode detection when a data that is not zero is input.
(3) Mode detection is performed by monitoring input clock of the WCK and BCK/DCLK pins. It takes
256DCLK cycles for mode switching from EXDF to DSD mode, and takes 2WCK cycles for mode
switching from DSD to EXDF mode. Mode detection is executed even when there is no MCLK input.
(4) When DSD mode is changed, the AK4493 executes internal reset for 3~4/fs automatically.
(5) In EDF mode, analog output delay time becomes 18/fs longer comparing with when setting ADPE bit
=
“0”.
(6) In DSD mode, analog output delay time becomes longer comparing with when setting ADPE bit =
“0”.
In this case, delay time depends on DDMT[1:0] bits setting.
Figure 56. Changing to DSD Mode after Power-up In PCM Mode (EXDF bit =
“0”)