[AK4493]
017012230-E-00
2017/12
- 53 -
Table 23. Data Select
TDM1
TDM0
SDS2
SDS1
SDS0
DAC
Lch
Rch
Normal
0
0
*
*
*
L1
R1
TDM128
0
1
*
*
0
L1
R1
*
*
1
L2
R2
TDM256
1
0
*
0
0
L1
R1
*
0
1
L2
R2
*
1
0
L3
R3
*
1
1
L4
R4
TDM512
1
1
0
0
0
L1
R1
0
0
1
L2
R2
0
1
0
L3
R3
0
1
1
L4
R4
1
0
0
L5
R5
1
0
1
L6
R6
1
1
0
L7
R7
1
1
1
L8
R8
(*: Do not care)
[2] DSD Mode (Register Control Mode only)
In DSD mode, L channel data and R channel data must be input to the DSDL pin and the DSDR pin,
respectively by synchronizing to DCLK. In case of DSD mode, the settings of DIF2-0 pins and DIF[2:0]
bits are ignored. The frequency of DCLK is selected among 64fs, 128fs, 256fs and 512fs by DSDSEL[1:0]
bits. Polarity of DCLK is possible to invert by DCKB bit. The AK4493 does not support phase modulation
when DCLK is 512fs (DSDSEL[1:0] bits =
“11”).
DCLK
(64fs,128fs,256fs,512fs)
DCKB bit=
”1”
DCLK
(64fs,128fs,256fs,512fs)
DCKB bit=
”0”
DSDL,DSDR
Normal
DSDL,DSDR
Phase Modulation
D1
D0
D1
D2
D0
D2
D3
D1
D2
D3
Figure 45. DSD Mode Timing