[AK4493]
017012230-E-00
2017/12
- 25 -
■
DSD Filter Characteristics
(Ta = -40 ~ 85
C; VDDL/R = 4.75
5.25V, AVDD = TVDD = 1.7
3.6V, DVDD = 1.7
1.98V;
fs = 44.1kHz; DP bit =
“1”, DSDF bit = “0”, DSDSEL[1:0] bits = “00” (
))
Parameter
Min.
Typ.
Max.
Unit
Digital Filter Response
Frequency Response (64fs)
(
20kHz
-0.77
dB
50kHz
-5.25
dB
100kHz
-18.80
dB
(Ta = -40 ~ 85
C; VDDL/R = 4.75
5.25V, AVDD = TVDD = 1.7
3.6V, DVDD = 1.7
1.98V;
fs = 44.1kHz; DP bit =
“1”, DSDF bit = “1”, DSDD bit = “1”, DSDSEL[1:0] bits = “00” (
))
Parameter
Min.
Typ.
Max.
Unit
Digital Filter Response
Frequency Response
(64fs)
20kHz
-0.19
dB
100kHz
-5.29
dB
150kHz
-15.57
dB
Note 33.
The peak level of DSD signal should be in the range of 25% ~ 75% duty according to the
SACD format book (Scarlet Book).
Note 34. 0dB is the output level when a 1kHz 25% ~ 75% duty sine wave is input.
Note 35. The frequency (20kHz, 50kHz, 100kHz or 150 kHz) is doubled in DSD128 speed (DSDSEL[1:0]
bits =
“01”), is quadrupled in DSD256 speed (DSDSEL[1:0] bits = “10”), and is 8x in DSD512
speed.
■
DC Characteristics
(Ta = -40 ~ 85
C; VDDL/R = 4.75
5.25V, AVDD = TVDD = 1.7
3.6V, DVDD = 1.7
1.98V)
Parameter
Symbol
Min.
Typ.
Max.
Unit
TVDD = 1.7
3.0V
High-Level Input Voltage
Low-Level Input Voltage
VIH
VIL
80%TVDD
-
-
-
-
20%TVDD
V
V
TVDD = 3.0V
3.6V
High-Level Input Voltage
Low-Level Input Voltage
VIH
VIL
70%TVDD
-
-
-
-
30%TVDD
V
V
High-Level Output Voltage
(DZFL, DZFR pins: Iout = -100µA)
Low-Level Output Voltage
(except SDA pin: Iout = 100µA)
(SDA pin, 2.0V
DVDD
3.6V: Iout = 3mA)
(SDA pin, 1.7V
DVDD
2.0V: Iout = 3mA)
VOH
VOL
VOL
VOL
TVDD
0.3
-
-
-
-
-
-
-
0.3
0.4
20%TVDD
V
V
V
V
Input Leakage Current
Iin
-
-
10
A
Note 36. The TESTE, DIF0 and DIF1 pins have internal pull-down and the PSN pin has internal pull-up
resistors. The resistance is 100 kohm (typ). Therefore, the TESTE, DIF0, DIF1 and PSN pins
are not included in this specification.