[AK4493]
017012230-E-00
2017/12
- 77 -
■
Power-OFF/Reset Function
Power-off and Reset function of the AK4493 are controlled by PW bit, RSTN bit and MCLK (
Table 47. Power Off, Reset Function
Mode
PDN
Pin
MCLK
Supply
PW
bit
RSTN
bit
DIGITAL
Block
ANALOG
Block
LDO
Register
Analog
Output
Power Down
L
-
-
-
OFF
OFF
OFF
Hi-Z
MCLK Stop
H
No
-
-
OFF
OFF
ON
Hi-Z
Power OFF
H
Yes
0
-
OFF
OFF
ON
Hi-Z
Reset
H
Yes
1
0
OFF
ON
ON
VCML/R
Normal
Operation
H
Yes
1
1
ON
ON
ON
Signal output
[1] Power ON/OFF by MCLK Clock
The AK4493 detects a clock stop and all circuits except MCLK stop detection circuit, control register, bias
generation circuit and LDO (only when the LDOE pin =
“H”) stop operation if MCLK is not input for 1us
(min.) during operation (PDN pin =
“H”). In this case, the analog output goes floating state (Hi-Z). The
AK4493 returns to normal operation if PW bit and RSTN bit are
“1” after starting to supply MCLK again.
The zero detect function is disabled when MCLK is stopped.
Normal Operation
Internal
State
Power-off
Normal Operation
D/A Out
(Analog)
D/A In
(Digital)
Clock In
MCLK,
(1)
MCLK Stop
PDN pin
(1)
(2)
Hi-Z
(4)
(3)
(5)
Notes:
(1) The AK4493 detects MCLK stop and becomes power off state when MCLK edge is not detected for
1us (min.) during operation.
(2) The analog output goes to floating state (Hi-Z).
(3) Click noise can be reduced by inputting
“0” data when stopping and resuming MCLK supply.
(4) Resume MCLK input to release the power-off state by MCLK. In this case, power-up sequence by
the PDN pin or PW bit is not necessary.
(5) The analog output corresponding to the digital input has group delay (GD).
Figure 62. Power ON/OFF by MCLK Clock