AT32WB415
Series Reference Manual
2022.04.13
Page 92
Ver 2.00
7.3.6
IOMUX external interrupt configuration register4
(IOMUX_EXINTC4)
Bit
Register
Reset value
Type
Description
Bit 31: 16 Reserved
0x0000
resd
Kept at its default value.
Bit 15: 12 EXI
NT15
0x0000
rw
EXINT15 input source configuration
Select the input source for EXINT15 external interrupt.
0000: GPIOA pin15
0001: GPIOB pin15
0010: GPIOC pin15
0011: GPIOD pin15
0100: GPIOF pin15
Others: Reserved.
Bit 11: 8
EXI
NT14
0x0000
rw
EXINT14 input source configuration
Select the input source for EXINT14 external interrupt.
0000: GPIOA pin14
0001: GPIOB pin14
0010: GPIOC pin14
0011: GPIOD pin14
0100: GPIOF pin14
Others: Reserved.
Bit 7: 4
EXI
NT13
0x0000
rw
EXINT13 input source configuration
Select the input source for EXINT13 external interrupt.
0000: GPIOA pin13
0001: GPIOB pin13
0010: GPIOC pin13
0011: GPIOD pin13
0100: GPIOF pin13
Others: Reserved.
Bit 3: 0
EXI
NT12
0x0000
rw
EXINT12 input source configuration
Select the input source for EXINT12 external interrupt.
0000: GPIOA pin12
0001: GPIOB pin12
0010: GPIOC pin12
0011: GPIOD pin12
0100: GPIOF pin12
Others: Reserved.
7.3.7
IOMUX remap register2 (IOMUX_REMAP2)
Bit
Register
Reset value
Type
Description
Bit 31: 28 Reserved
0x000
resd
Kept at its default value.
Bit 27: 26 CMP_MUX
0x0
w
CMP_MUX: CMP internal remap
This field is set or cleared by software. It controls CMP
internal remapping.
00: CMP1_OUT is connected to PA0, CMP2_OUT is
connected to PA2;
01: CMP1_OUT is connected to PA6, CMP2_OUT is
connected to PA7;
10: CMP1_OUT is connected to PA11, CMP2_OUT is
connected to PA12;
Others: Reserved.
Bit 25: 0
Reserved
0x00
resd
Kept at its default value.