![ARTERY AT32WB415 Series Скачать руководство пользователя страница 60](http://html1.mh-extra.com/html/artery/at32wb415-series/at32wb415-series_reference-manual_2977599060.webp)
AT32WB415
Series Reference Manual
2022.04.13
Page 60
Ver 2.00
It should be noted the relationship between the PLL-FR
values and post-division factors.
4.3.13 Additional register (CRM_MISC1)
Bit
Name
Reset value
Type
Description
Bit 31: 28 CLKOUTDIV
0x0
rw
Clock output division
0xxx: Clock output
1000: Clock output divided by 2
1001: Clock output divided by 4
1010: Clock output divided by 8
1011: Clock output divided by 16
1100: Clock output divided by 64
1101: Clock output divided by 128
1110: Clock output divided by 256
1111: Clock output divided by 512
Bit 27: 26 Reserved
0x0
resd
Kept its default value.
Bit 25
HICKDIV
0x0
rw
HICK 6 divider selection
This bit is used to select HICK or HICK /6. If the HICK/6 is
selected, the clock frequency is 8 MHz. Otherwise, the clock
frequency is 48 MHz.
0: HICK/6
1: HICK
Note: In any case, HICK always input 4 MHz to PLL.
Bit 24: 21 Reserved
0x0
resd
Kept at its default value.
Bit 20
CLKFMC_SRC
0x0
rw
FMC clock source
0: 8 M HICK
1: HICK
Bit 19: 17 Reserved
0x0
resd
Kept at its default value.
Bit 16
CLKOUT_SEL[3]
0x0
rw
Clock output selection
This bit works with the bit [26:24] of the CRM_CFG register.
Bit 15: 8 Reserved
0x00
resd
Kept at its default value.
Bit 7: 0
HICKCAL_KEY
0x00
rw
HICK calibration key
The HICKCAL [7:0] can be written only when this field is set
0x5A.
4.3.14 OTG_FS extended control register (CRM_OTG_EXTCTRL)
The application must program this register before enabling OTG_FS.
Bit
Name
Reset value
Type
Description
Bit 31
EP3_RMPEN
0x0
rw
Endpoint3 remap enable
0: OTG_FS endpoint 3 remap is disabled, meaning that it is
only used as an endpoint 3 to communicate with host
1: OTG_FS endpoint 3 remap is enabled, meaning that it
can be used as endpoint 3 and endpoint 4 to communicate
with host simultaneously.
Bit 30
USBDIV_RST
0x0
rw
USB divider reset
0: Does not reset USB divider
1: Reset USB divider
Bit 29: 0 Reserved
0x0000 0000 resd
Kept at its default value.
Note: This control register is a new feature.
4.3.15 Additional register (CRM_MISC2)
Bit
Name
Reset value
Type
Description
Bit 31: 10 Reserved
0x000000
resd
Kept at its default value.
Bit 9
HICK_TO_SCLK
0x0
rw
HICK as system clock frequency select
When the HICK is selected as the clock source SCLKSEL,
the frequency of SCLK is:
0: Fixed 8 MHz, that is, HICK/6
1: 48 MHz or 8 MHz, depending on theHICKDIV
Bit 8: 6
Reserved
0x0
resd
Kept at its default value.
Bit 5: 4
AUTO_STEP_EN
0x0
rw
Auto step-by-step system clock switch enable
When the system clock source is switched from others to
the PLL or when the AHB prescaler is changed from large to
small (system frequency is from small to large), it is