![ARTERY AT32WB415 Series Скачать руководство пользователя страница 19](http://html1.mh-extra.com/html/artery/at32wb415-series/at32wb415-series_reference-manual_2977599019.webp)
AT32WB415
Series Reference Manual
2022.04.13
Page 19
Ver 2.00
OTGFS device control OUT endpoint -x control register
1…3, where x if endpoint number) .................. 358
20.6.5.13OTGFS device IN endpoint -x interrupt register (OTGFS_DIEPINTx)
(x=0…3, where x if endpoint number) .................................................. 360
20.6.5.14OTGFS device OUT endpoint -x interrupt register (OTGFS_DOEPINTx)
(x=0…3, where x if endpoint number) .................................................. 361
OTGFS device IN endpoint 0 transfer size register
(OTGFS_DIEPTSIZ0) ......................................................................... 361
OTGFS device OUT endpoint 0 transfer size register
(OTGFS_DOEPTSIZ0) ........................................................................ 362
OTGFS device IN endpoint -x transfer size register
(OTGFS_DIEPTSIZx) (x=1…3, where x is endpoint number) .................. 362
OTGFS device IN endpoint transmit FIFO status register
(OTGFS_DTXFSTSx) (x=1…3, where x is endpoint number ) .................. 363
OTGFS device OUT endpoint -x transfer size register
(OTGFS_DOEPTSIZx) (x=1…3, where x is endpoint number) ................ 363
Power and clock control registers ................................................ 364
OTGFS power and clock gating control register
(OTGFS_PCGCCTL) .......................................................................... 364
Comparator (COMP) .................................................................... 365
COMP introduction ..................................................................... 365
Main features ............................................................................ 365
Interrupt management ................................................................ 366
Design tips ................................................................................ 366
Functional overview ................................................................... 366
Analog comparator ..................................................................... 366
CMP registers ............................................................................ 367
Comparator control and status register 1 (COMP_CTRLSTS1) .................. 367
Comparator Control/Status Register 2 (COMP_CTRLSTS2) ..................... 369
Debug (DEBUG) .......................................................................... 370
Debug introduction ..................................................................... 370
Debug and Trace ....................................................................... 370
I/O pin control............................................................................ 370
DEGUB registers ....................................................................... 371
DEBUG device ID (DEBUG_IDCODE) .......................................... 371