AT32WB415
Series Reference Manual
2022.04.13
Page 59
Ver 2.00
Bit 27
PORRSTF
0x1
ro
POR/LVR reset flag
Sety by hardware. Cleared by writing to the RSTFC bit.
0: No POR/LVR reset occurs
1: POR/LVR reset occurs.
Bit 26
NRSTF
0x1
rw
NRST pin reset flag
Sety by hardware. Cleared by writing to the RSTFC bit.
0: No NRST pin reset occurs
1: NRST pin reset occurs
Bit 25
Reserved
0x0
resd
Kept at its default value.
Bit 24
RSTFC
0x0
rw
Reset flag clear
Cleared by writing 1 through software.
0: No effect
1: Clear the reset flag.
Bit 23
:
2 Reserved
0x000000
resd
Kept at its default value.
Bit 1
LICKSTBL
0x0
ro
LICK stable
0: LICK is not ready.
1: LICK is ready.
Bit 0
LICKEN
0x0
rw
LICK enable
0: Disabled
1: Enabled
4.3.11 APB peripheral reset register (CRM_APBRST)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31:13
Reserved
0x00000
resd
Kept at its default value.
Bit 12
OTGFS1RST
0x0
rw
USB reset
0: Does not reset USB
1: Reset USB
Bit 11: 0
Reserved
0x000
resd
Kept at its default value.
4.3.12 PLL configuration register (CRM_PLL)
Access: 0 wait state, by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31
PLLCFGEN
0x0
rw
PLL configuration enable
0: Common integer multiplication mode, which is done by
PLL_FREF and PLLMULT registers.
1: Flexible configuration mode, which is done by
P
LL_MS/PLL_NS/PLL_FR registers.
Bit 30: 27 Reserved
0x0
resd
Kept at its default value.
Bit 26: 24 PLL_FREF
0x0
rw
PLL input clock selection
This field is valid only if PLLCFGEN=0.
000: 3.9 ~ 5 MHz
001: 5.2 ~ 6.25 MHz
010: 7.8125 ~ 8.33 MHz
011: 8.33 ~ 12.5 MHz
100: 15.625 ~ 20.83 MHz
101
:
20.83 ~ 31.25 MHz
110: Reserved
111: Reserved
Bit 23: 17 Reserved
0x00
resd
Kept at its default value.
Bit 16: 8 PLL_NS
0x1F
rw
PLL multiplication factor
PLL_NS range (31~500)
Bit 7: 4
PLL_MS
0x1
rw
PLL pre-division
PLL_MS range (1~15)
Bit 3
Reserved
0x0
resd
Kept at its default value.
Bit 2: 0
PLL_FR
0x0
rw
PLL post-division factor
PLL_FR range (0~5)
000: PLL post-division=1, divided by 1
001: PLL post-division=2, divided by 2
010: PLL post-division=4, divided by 4
011: PLL post-division=8, divided by 8
100: PLL post- division=16, divided by 16
101: PLL post- division=32, divided by 32
Others: Reserved