
Table of Contents
vi
INITIALIZATION AND PROCESSOR RESET . . . . . . . . . . . . . . . . . . . . . 4-8
CHIP SELECT TIMING . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-2
READY AND WAIT-STATE PROGRAMMING . . . . . . . . . . . . . . . . . . . . . 5-2
CHIP SELECT OVERLAP. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-2
CHIP SELECT REGISTERS. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-3
5.5.1
Upper Memory Chip Select Register (UMCS, Offset A0h) . . . . . . 5-4
Low Memory Chip Select Register (LMCS, Offset A2h) . . . . . . . . 5-6
Midrange Memory Chip Select Register (MMCS, Offset A6h) . . . 5-8
PCS and MCS Auxiliary Register (MPCS, Offset A8h) . . . . . . . . 5-10
Peripheral Chip Select Register (PACS, Offset A4h) . . . . . . . . . 5-12
Memory Partition Register (MDRAM, Offset E0h) . . . . . . . . . . . . 6-1
Clock Prescaler Register (CDRAM, Offset E2h) . . . . . . . . . . . . . . 6-2
Enable RCU Register (EDRAM, Offset E4h) . . . . . . . . . . . . . . . . 6-2
Watchdog Timer Control Register (WDTCON, Offset E6h). . . . . . 6-3
Definitions of Interrupt Terms . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-1
Interrupt Conditions and Sequence . . . . . . . . . . . . . . . . . . . . . . . . 7-5
Interrupt Priority . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-6
Software Exceptions, Traps, and NMI . . . . . . . . . . . . . . . . . . . . . . 7-7
Interrupt Acknowledge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-8
Interrupt Controller Reset Conditions . . . . . . . . . . . . . . . . . . . . . . 7-9
MASTER MODE OPERATION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-10
Fully Nested Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-10
Cascade Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-11
Special Fully Nested Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-12
Operation in a Polled Environment . . . . . . . . . . . . . . . . . . . . . . . 7-12
End-of-Interrupt Write to the EOI Register . . . . . . . . . . . . . . . . . 7-12
MASTER MODE INTERRUPT CONTROLLER REGISTERS . . . . . . . . 7-13
INT4 Control Register (I4CON, Offset 40h). . . . . . . . . . . . . . . . . 7-16
Interrupt Status Register (INTSTS, Offset 30h). . . . . . . . . . . . . . 7-19
Interrupt Request Register (REQST, Offset 2Eh) . . . . . . . . . . . . 7-20
Interrupt In-Service Register (INSERV, Offset 2Ch) . . . . . . . . . . 7-22
Priority Mask Register (PRIMSK, Offset 2Ah) . . . . . . . . . . . . . . . 7-23
7.3.10 Interrupt Mask Register (IMASK, Offset 28h) . . . . . . . . . . . . . . . 7-24
7.3.11 Poll Status Register (POLLST, Offset 26h) . . . . . . . . . . . . . . . . . 7-25
7.3.12 Poll Register (POLL, Offset 24h) . . . . . . . . . . . . . . . . . . . . . . . . . 7-26
7.3.13 End-of-Interrupt Register (EOI, Offset 22h). . . . . . . . . . . . . . . . . 7-27
SLAVE MODE OPERATION. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-28
Slave Mode Interrupt Nesting . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-28
Slave Mode Interrupt Controller Registers . . . . . . . . . . . . . . . . . 7-28
Содержание Am186 ES
Страница 1: ...Am186 ES and Am188 ES User s Manual...
Страница 4: ...iv...
Страница 12: ...Table of Contents xii...
Страница 22: ...Features and Performance 1 8...
Страница 60: ...System Overview 3 28...
Страница 84: ...Chip Select Unit 5 14...
Страница 132: ...Timer Control Unit 8 8...
Страница 166: ...Programmable I O Pins 11 6...
Страница 184: ...Register Summary A 18...