
Index
I-2
R19-R8 (Relocation Address Bits) 4-3
R1-R0 (Wait State Value) 5-5, 5-7, 5-9, 5-11
R2 (Ready Mode) 5-5, 5-7, 5-9, 5-11
RC8-RC0 (Refresh Counter Reload Value) 6-2
S4-S0 (Poll Status) 7-25, 7-26
S4-S0 (Source Vector Type) 7-27
SFNM (Special Fully Nested Mode) 7-14
SM/IO (Source Address Space Select) 9-4
SPI (Serial Port Interrupt In-Service) 7-22
SPI (Serial Port Interrupt Mask) 7-24
SPI (Serial Port Interrupt Request) 7-20
ST (Start/Stop DMA Channel) 9-5
SYN1-SYN0 (Synchronization Type) 9-4
TC15-TC0 (Timer Compare Value) 8-7
TC15-TC0 (Timer Count Register) 9-6
TC15-TC0 (Timer Count Value) 8-6
TDRQ (Timer Enable/Disable Request) 9-4
TEMT (Transmitter Empty) 10-10
THRE (Transmit Holding Register Empty) 10-9
TMR (Timer Interrupt In-Service) 7-22
TMR (Timer Interrupt Mask) 7-24
TMR (Timer Interrupt Request) 7-21
TMR0 (Timer 0 Interrupt In-Service) 7-32
TMR0 (Timer 0 Interrupt Mask) 7-34
TMR0 (Timer 0 Interrupt Request) 7-31
TMR2-TMR0 (Timer Interrupt Request) 7-19, 7-30
TMR2-TMR1 (Timer 2/Timer 1 Interrupt In-Service)
TMR2-TMR1 (Timer 2/Timer 1 Interrupt Mask) 7-34
TRM2-TMR1 (Timer2/Timer1 Interrupt Request) 7-
WD (Virtual Watchdog Timer Interrupt In-Service)
WD (Virtual Watchdog Timer Interrupt Mask) 7-24
WD (Virtual Watchdog Timer Interrupt Request) 7-
BRK1 bit (Long Break Detected) 10-9
C
CHG bit (Change Start Bit) 9-4
Clock Prescaler Register
CONT bit (Continuous Mode Bit)
Timer 0 Mode/Control Register 8-4
Timer 1 Mode/Control Register 8-4
Timer 2 Mode/Control Register 8-5
D
D1-D0 field (DMA Channel Interrupt In-Service) 7-22, 7-
D1-D0 field (DMA Channel Interrupt Masks) 7-24
D1-D0 field (DMA Channel Interrupt Request) 7-31
DDA15-DDA0 field (DMA Destination Address Low) 9-8
DDA19-DDA16 field (DMA Destination Address High)
DDEC bit (Destination Decrement) 9-3
development tools
third-party products xiv
DHLT bit (DMA Halt) 7-19, 7-30
DINC bit (Destination Increment) 9-4
DM/IO bit (Destination Address Space Select) 9-3
DMA 0 Control Register
DMA 0 Destination Address High Register
DMA 0 Destination Address Low Register
DMA 0 Interrupt Control Register
description
Master mode
Slave mode
DMA 0 Source Address High Register
Содержание Am186 ES
Страница 1: ...Am186 ES and Am188 ES User s Manual...
Страница 4: ...iv...
Страница 12: ...Table of Contents xii...
Страница 22: ...Features and Performance 1 8...
Страница 60: ...System Overview 3 28...
Страница 84: ...Chip Select Unit 5 14...
Страница 132: ...Timer Control Unit 8 8...
Страница 166: ...Programmable I O Pins 11 6...
Страница 184: ...Register Summary A 18...