
Interrupt Control Unit
7-22
7.3.8
Interrupt In-Service Register
(INSERV, Offset 2Ch)
(Master Mode)
The bits in the In-Service register are set by the interrupt controller when the interrupt is
taken. Each bit in the register is cleared by writing the corresponding interrupt type to the
End-of-Interrupt (EOI) register.
Figure 7-11
Interrupt In-Service Register
The INSERV register is set to 0000h on reset.
Bits 15–11: Reserved
Bit 10: Serial Port 0 Interrupt In-Service (SP0)—This bit indicates the in-service state of
serial port 0.
Bit 9: Serial Port 1 Interrupt In-Service (SP1)—This bit indicates the in-service state of
the serial port 1.
Bits 8–4: Interrupt In-Service (INT4–INT0)—These bits indicate the in-service state of
the corresponding INT pin.
Bit 3: DMA Channel 1/Interrupt 6 In-Service (D1/I6)—This bit indicates the in-service
state of DMA channel 1 or INT6.
Bit 2: DMA Channel 0/Interrupt 5 In-Service (D0/I5)—This bit indicates the in-service
state of DMA channel 0 or INT5.
Bit 1: Reserved
Bit 0: Timer Interrupt In-Service (TMR)—This bit indicates the state of the in-service timer
interrupts. This bit is the logical OR of all the timer interrupt requests. When set to a 1, this
bit indicates that the corresponding timer interrupt request is in-service.
15
7
0
Reserved
Res
TMR
D0/I5
D1/I6
I0
I1
I2
I3
I4
SP1
SP0
Содержание Am186 ES
Страница 1: ...Am186 ES and Am188 ES User s Manual...
Страница 4: ...iv...
Страница 12: ...Table of Contents xii...
Страница 22: ...Features and Performance 1 8...
Страница 60: ...System Overview 3 28...
Страница 84: ...Chip Select Unit 5 14...
Страница 132: ...Timer Control Unit 8 8...
Страница 166: ...Programmable I O Pins 11 6...
Страница 184: ...Register Summary A 18...