
Interrupt Control Unit
7-32
7.4.6
Interrupt In-Service Register
(INSERV, Offset 2Ch)
(Slave Mode)
The format of the In-Service register is shown in Figure 7-21. The bits in the In-Service
register are set by the interrupt controller when the interrupt is taken. The in-service bits
are cleared by writing to the End-of-Interrupt (EOI) register.
Figure 7-21
Interrupt In-Service Register
The INSERV register is set to 0000h on reset.
Bits 15–6: Reserved
Bits 5–4: Timer 2/Timer 1 Interrupt In-Service (TMR2–TMR1)—When set to 1, these bits
indicate that the corresponding timer interrupt is currently being serviced.
Bits 3–2: DMA Channel Interrupt In-Service (D1/I6–D0/I5)—When set to 1, the
corresponding DMA channel INT5/INT6 is currently being serviced.
Bit 1: Reserved
Bit 0: Timer 0 Interrupt In-Service (TMR0)—When set to 1, this bit indicates timer 0 is
currently being serviced.
15
7
0
Reserved
D0/I5
D1/I6
TMR1
TMR2
Res
TMR0
Содержание Am186 ES
Страница 1: ...Am186 ES and Am188 ES User s Manual...
Страница 4: ...iv...
Страница 12: ...Table of Contents xii...
Страница 22: ...Features and Performance 1 8...
Страница 60: ...System Overview 3 28...
Страница 84: ...Chip Select Unit 5 14...
Страница 132: ...Timer Control Unit 8 8...
Страница 166: ...Programmable I O Pins 11 6...
Страница 184: ...Register Summary A 18...