
Register Summary
A-1
APPENDIX
A
REGISTER SUMMARY
This appendix summarizes the peripheral control block registers. Table A-1 lists all the
registers. Figure A-1 shows the layout of each of the internal registers.
The column titled
Comment in Table A-1 is used to identify the specific use of interrupt
registers when there is a mix of master mode and slave mode usage. The registers that
are marked as
Slave & master can have different configurations for the different modes.
Table A-1
Internal Register Summary
Hex Offset
Mnemonic
Register Description
Comment
FE
RELREG
Peripheral control block relocation register
F6
RESCON
Reset configuration register
F4
PRL
Processor release level register
F2
AUXCON
Auxiliary configuration
F0
SYSCON
System configuration register
E6
WDT
Watchdog timer control register
E4
EDRAM
Enable RCU register
E2
CDRAM
Clock prescaler register
E0
MDRAM
Memory partition register
DA
D1CON
DMA 1 control register
D8
D1TC
DMA 1 transfer count register
D6
D1DSTH
DMA 1 destination address high register
D4
D1DSTL
DMA 1 destination address low register
D2
D1SRCH
DMA 1 source address high register
D0
D1SRCL
DMA 1 source address low register
CA
D0CON
DMA 0 control register
C8
D0TC
DMA 0 transfer count register
C6
D0DSTH
DMA 0 destination address high register
C4
D0DSTL
DMA 0 destination address low register
C2
D0SRCH
DMA 0 source address high register
C0
D0SRCL
DMA 0 source address low register
A8
MPCS
PCS and MCS auxiliary register
A6
MMCS
Midrange memory chip select register
A4
PACS
Peripheral chip select register
Содержание Am186 ES
Страница 1: ...Am186 ES and Am188 ES User s Manual...
Страница 4: ...iv...
Страница 12: ...Table of Contents xii...
Страница 22: ...Features and Performance 1 8...
Страница 60: ...System Overview 3 28...
Страница 84: ...Chip Select Unit 5 14...
Страница 132: ...Timer Control Unit 8 8...
Страница 166: ...Programmable I O Pins 11 6...
Страница 184: ...Register Summary A 18...