
Refresh Control Unit
6-1
CHAPTER
6
REFRESH CONTROL UNIT
6.1
OVERVIEW
The Refresh Control Unit (RCU) automatically generates refresh bus cycles. After a
programmable period of time, the RCU generates a memory read request to the bus
interface unit. The RCU is fixed to three wait states for the PSRAM auto refresh mode.
The Refresh Control Unit operates off the processor internal clock. If the power-save mode
is in effect, the Refresh Control Unit must be reprogrammed to reflect the new clock rate.
If the HLDA pin is active when a refresh request is generated (indicating a bus hold
condition), then the microcontroller deactivates the HLDA pin in order to perform a refresh
cycle. The circuit external bus master must remove the HOLD signal for at least one clock
to allow the refresh cycle to execute.
6.1.1
Memory Partition Register
(MDRAM, Offset E0h)
Figure 6-1
Memory Partition Register
The MDRAM register is set to 0000h on reset.
Bits 15–9: Refresh Base (M6–M0)—Upper bits corresponding to address bits A19–A13
of the 20-bit memory refresh address. These bits are available only on the AD bus, they
are not available on the A19–A0 bus. When using PSRAM mode, M6–M0 must be
programmed to 0000000b.
These bits are cleared to 0 at reset.
Bits 8–0: Reserved—Read back as 0.
15
7
0
M6–M0
RA19
RA13
0 0 0 0 0 0 0 0
0
Содержание Am186 ES
Страница 1: ...Am186 ES and Am188 ES User s Manual...
Страница 4: ...iv...
Страница 12: ...Table of Contents xii...
Страница 22: ...Features and Performance 1 8...
Страница 60: ...System Overview 3 28...
Страница 84: ...Chip Select Unit 5 14...
Страница 132: ...Timer Control Unit 8 8...
Страница 166: ...Programmable I O Pins 11 6...
Страница 184: ...Register Summary A 18...