
Chapter 3: Getting Started with the Avalon-MM Stratix V Hard IP for PCI Express
3–5
Customizing the Avalon-MM Stratix V Hard IP for PCI Express IP Core
June 2012
Altera Corporation
Stratix V Hard IP for PCI Express
User Guide
2. Under the
PCI Base Address Registers (Type 0 Configuration Space)
heading,
specify the settings in
Table 3–3
.
1
You do not need to change the
Bar Size
from the default size of zero. Qsys calculates
the
Bar Size
from the size of the Avalon-MM slave port to which the BAR is
connected. You can use the
Auto-Assign Base Addresses
function on the System
menu to define the address map.
For more information about the use of BARs to translate PCI Express addresses to
Avalon-MM addresses, refer to
“PCI Express-to-Avalon-MM Address Translation” on
Port type
Native endpoint
RX buffer credit allocation – performance for received requests
Low
Reference clock frequency
100 MHz
Use 62.5 MHz application clock
Off
Enable configuration via the PCIe link
Off
ATX PLL
Off
Table 3–2. System Settings (Part 2 of 2)
Parameter
Value
Table 3–3. PCI Base Address Registers (Type 0 Configuration Space)
BAR
BAR Type
BAR Size
0
64-bit Prefetchable Memory
0
1
Not used
0
2
32 bit Non-Prefetchable
0
3–5
Not used
0