ADM5120
Register Description
Bit # Type Name
Descriptions
Initial Value
Modem status change when one of the following
events occurs:
(1) 0
→
1
(2) 1
→
0
4
R/W RIE
Receive interrupt enable:
If this bit is set to 1, the receive interrupt is enabled.
Thereceive interrupt changes state when one of the
following events occurs:
1.if the FIFOs are enabled and the receive FIFO is half
or more full, then the receive interrupt is asserted
HIGH. It is cleared by reading data from the receive
FIFO until it becomes less than half full.
TIE
0
6
2.if the FIFOs are disabled and data is received thereby
filling the location, the receive interrupt is asserted
HIGH. The receive interrupt is cleared by performing a
single read to the receive FIFO.
0
Transmit
interrupt
enable:
If this bit is set to 1, the transmit interrupt is enabled.
The transmit interrupt changes state when one of the
following events occurs:
1.if the FIFOs are enabled and the transmit FIFO is at
least half empty, then the transmit interrupt is asserted
HIGH. It is cleared by filling the transmit FIFO to
more than half full.
2.if the FIFOs are disabled and there is no data preset
in the transmitters single location, the transmit FIFO is
asserted HIGH. It is cleared by performing a single
write to the transmitter FIFO.
5 R/W
R/W RTIE
Receive timeout interrupt enable:
If this bit is set to 1, the receive timeout interrupt is
enabled.
The receive timeout interrupt is asserted when the
receive FIFO is not empty and no further data is
received over a 32-bit period. The receive timeout
interrupt is cleared when the FIFO becomes empty
through reading al the data.
0
7
Reserved
Not Applicable
4.8.8 UART flag register (UARTFR), offset 18h
Bit #
Name
Descriptions
0
RO
CTS
This bit is the complement of the UART clear to send
(nUARTCTS) modem status input. That is , the bit is 1
when the modem status input is 0.
1
RO
DSR
This bit is the complement of the UART data set ready
Type
Initial Value
0
0
ADMtek Inc.
4-55