ADM5120
Register Description
4.7.30 MPMC PeriphID5-7 register, offset FD4h, FD8h, FDCh
Bit # Type Name
Descriptions
Initial Value
31:0
Reserved
Read undefined, must be written as zeros.
0
4.7.31 Conceptual MPMC Peripheral ID register
Bit # Type
Descriptions
Initial Value
11:0 R
Part number
Identifies the peripheral. The part number for PL175 is
0x175.
175
19:12 R
Designer
Designer's ID number. This is 0x41 for ARM.
41
23:20 R
Revision
The peripheral revision number is revision dependent. 0
31:24 R
Configuration
Configuration options are peripheral-specific. See
MPMCPeriphID3 register
0
Name
Note:
The four eight-bit peripheral identification registers are described in the following sections:
MPMCPeriphID0 register
MPMCPeriphID1 registers on next page.
MPMCPeriphID2 registers on next page.
MPMCPeriphID3 registers on next page.
4.7.32 MPMC PeriphID0 register, offset FE0h
Bit # Type Name
Descriptions
Initial Value
7:0
R
PartNumber0
These bits read back as 0x72.
72
31:8
Reserved
Read undefined, must be written as zeros.
Note:
The MPMCPeriphID0 register is hard-coded and the fields within the register determine the reset value.
4.7.33 MPMCPeriphID1 register, offset FE4h
Bit # Type
Descriptions
Initial Value
3:0
R
PartNumber1
These bits read back as 0x1.
1
7:4
R
Designer0
These bits read back as 0x1.
1
Reserved
Name
31:8
Read undefined, must be written as zeros.
Note:
The MPMCPeriphID1 register is hard-coded and the fields within the register determine the reset value.
4.7.34 MPMC PeriphID2 register, offset FE8h
Bit # Type Name
Descriptions
3:0
R
Designer1
These bits read back as 0x4.
4
7:4
R
Revision
These bits read back as the revision number,which can
be between 0 and 15.
0
31:8
Reserved
Read undefined, must be written as zeros.
Initial Value
Note:
ADMtek Inc.
4-50
The MPMCPeriphID2 register is hard-coded and the fields within the register determine the reset value.