ADM5120
Register Description
4.7.38 MPMC PCellID1 register, offset FF4h
Bit # Type Name
Descriptions
Initial Value
7:0
R
These bits read back as 0xF0.
F0
31:8
Reserved
Read undefined, must be written as zeros.
4.7.39 MPMCPCellID2 register, offset FF8h
Bit #
Name
Descriptions
Initial Value
7:0
R
These bits read back as 0x05.
5
31:8
Reserved
Read undefined, must be written as zeros.
Type
4.7.40 MPMCPCellID3 register, offset FFCh
Bit # Type Name
Descriptions
Initial Value
7:0
R
These bits read back as 0xB1.
8’hB1
31:8
Reserved
Read undefined, must be written as zeros.
4.8 UART
Registers
4.8.1 Remap and Pause Controller Registers
Table 4-3 Remap and Pause Controller Registers Summary
Offset
Name
Descriptions
00h
UART
data
register
UART receive status register/error clear register
08h UARTLC
R_H
UART line control register, high byte
0ch UARTLC
R_M
UART line control register, middle byte
UART line control register, low byte
14h
UARTCR UART control register
18h UARTFR
UART
flag
register
UART interrupt identification register/interrupt clear
register
04h
10h UARTLC
R_L
1ch UARTIIR
/UARTIC
R
4.8.2 UART data register, offset 00h
ADMtek Inc.
4-52
Bit # Type Name
Descriptions
Initial Value
7:0
R/W UARTDR
Receive (read) data character
Transmit (write) data character
0