350
MC97F60128
ABOV Semiconductor Co., Ltd.
14.1.2 Feature
•
Two-wire external interface: 1-wire serial clock input, 1-wire bi-directional serial data bus
•
Debugger Access to:
−
All Internal Peripheral Units
−
Internal data RAM
−
Program Counter
−
Flash and Data EEPROM Memories
•
Extensive On-chip Debug Support for Break Conditions, Including
−
Break Instruction
−
Single Step Break
−
Program Memory Break Points on Single Address
−
Programming of Flash, EEPROM, Fuses and Lock Bits through the two-wire Interface
−
On-chip Debugging Supported by OCD dongle
•
Operating frequency
•
Supports the maximum frequency of the target MCU
Figure 14.1
Block Diagram of On-Chip Debug System
BDC
Format
converter
USB
CPU
Code memory
-
SRAM
-
Flash
-
EEPROM
Data memory
DBG Register
Peripheral
User I/O
Address bus
Internal data bus
DSDA
DSCL
Target MCU internal circuit
DBG
Control
RUNFLAG
Содержание MC97F60128
Страница 17: ...17 MC97F60128 ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 100 pin LQFP 1414 Package...
Страница 18: ...18 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 2 80 Pin LQFP 1212 Package...
Страница 19: ...19 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 3 80 Pin LQFP 1414 Package...
Страница 20: ...20 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 4 64 Pin LQFP 1414 Package...