248
MC97F60128
ABOV Semiconductor Co., Ltd.
UARTnCR3 (UARTn Control Register 3) : 4062H/406AH/4072H (XSFR), Where n = 2, 3 and 4
7
6
5
4
3
2
1
0
-
LOOPSn
-
-
-
USBSn
UnTX8
UnRX8
-
R/W
-
-
-
R/W
R/W
R
Initial value : 00H
LOOPSn
Controls the Loop Back Mode of UARTn, for test mode
0
Normal operation
1
Loop Back mode
USBSn
Selects the length of stop bit.
0
1 Stop Bit
1
2 Stop Bit
UnTX8
The ninth bit of data frame in UARTn. Write this bit first before loading the UARTnDR
register
0
MSB (9
th
bit) to be transmitted is
‘0’
1
MSB (9
th
bit) to be transmitted is
‘1’
UnRX8
The ninth bit of data frame in UARTn. Read this bit first before reading the receive buffer
0
MSB (9
th
bit) received is
‘0’
1
MSB (9
th
bit) received is
‘1’
Содержание MC97F60128
Страница 17: ...17 MC97F60128 ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 100 pin LQFP 1414 Package...
Страница 18: ...18 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 2 80 Pin LQFP 1212 Package...
Страница 19: ...19 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 3 80 Pin LQFP 1414 Package...
Страница 20: ...20 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 4 64 Pin LQFP 1414 Package...