380
MC97F60128
ABOV Semiconductor Co., Ltd.
11.12.16 Asynchronous Data Reception ............................................................................................................ 243
11.12.17 Register Map ........................................................................................................................................ 245
11.12.18 UART Register Description .................................................................................................................. 245
11.12.19 Register Description for UART2/3/4 .................................................................................................... 245
11.12.20 Baud Rate setting (example) ............................................................................................................... 250
11.13.12 USI0/1 UART Parity Generator ............................................................................................................ 258
11.13.13 UART Disabling Transmitter ................................................................................................................ 258
11.13.14 USI0/1 UART Receiver ........................................................................................................................ 258
11.13.15 USI0/1 UART Receiving Rx data ......................................................................................................... 258
11.13.16 USI0/1 UART Receiver Flag and Interrupt .......................................................................................... 259
11.13.17 USI0/1 UART Parity Checker ............................................................................................................... 259
11.13.18 USI0/1 UART Disabling Receiver ........................................................................................................ 259
11.13.19 USI0/1 Asynchronous Data Reception ................................................................................................ 260
11.13.20 USI0/1 SPI Mode ................................................................................................................................. 262
11.13.21 USI0/1 SPI Clock Formats and Timing ................................................................................................ 262
11.13.22 USI0/1 SPI Block Diagram ................................................................................................................... 265
11.13.23 USI0/1 I2C Mode ................................................................................................................................. 266
11.13.24 USI0/1 I2C Bit Transfer ........................................................................................................................ 266
11.13.25 USI0/1 I2C Start / Repeated Start / Stop ............................................................................................. 267
11.13.26 USI0/1 I2C Data Transfer .................................................................................................................... 267
11.13.27 USI0/1 I2C Acknowledge ..................................................................................................................... 268
11.13.28 USI0/1 I2C Synchronization / Arbitration ............................................................................................. 268
11.13.29 USI0/1 I2C Operation .......................................................................................................................... 269
11.13.30 USI0/1 I2C Master Transmitter ............................................................................................................ 270
11.13.31 USI0/1 I2C Master Receiver ................................................................................................................ 272
11.13.32 USI0/1 I2C Slave Transmitter .............................................................................................................. 274
11.13.33 USI0/1 I2C Slave Receiver .................................................................................................................. 275
11.13.34 USI0/1 I2C Block Diagram ................................................................................................................... 276
11.13.35 Register Map ........................................................................................................................................ 277
11.13.36 Register Description............................................................................................................................. 277
11.13.37 Register Description for USI0/1 ........................................................................................................... 277
11.13.38 Baud Rate setting (example) ............................................................................................................... 286
Содержание MC97F60128
Страница 17: ...17 MC97F60128 ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 100 pin LQFP 1414 Package...
Страница 18: ...18 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 2 80 Pin LQFP 1212 Package...
Страница 19: ...19 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 3 80 Pin LQFP 1414 Package...
Страница 20: ...20 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 4 64 Pin LQFP 1414 Package...