314
MC97F60128
ABOV Semiconductor Co., Ltd.
11.16.6 Block Diagram
Port
Latch
fLCD
LCD
Display
RAM
LCDCRL
LCDCRH
Timing
Controller
LCD
Voltage
Bias
COM/Port
Driver
VLC2
VLC1
VLC0
VLC3
LCDCCR
LCDBCR
SEG/Port
Driver
Figure 11.98
LCD Circuit Block Diagram
NOTE)
1. The clock and duty for LCD driver is automatically initialized by hardware, whenever LCDCRL
register data value is rewritten. So, don
’t rewrite LCDCRL frequently
2. fLCD Clock Source is used f
WCK
(Watch Timer Clock).
Содержание MC97F60128
Страница 17: ...17 MC97F60128 ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 100 pin LQFP 1414 Package...
Страница 18: ...18 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 2 80 Pin LQFP 1212 Package...
Страница 19: ...19 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 3 80 Pin LQFP 1414 Package...
Страница 20: ...20 MC97F60128 ABOV Semiconductor Co Ltd Figure 4 4 64 Pin LQFP 1414 Package...