
VCU118 Board User Guide
57
UG1224 (v1.0) December 15, 2016
Chapter 3:
Board Component Descriptions
Table 3-11:
VCU118 FPGA U1 GTY Transceiver Bank 125 Connections
MGT
Bank
FPGA
(U1)
Pin
FPGA (U1) Pin
Name
Schematic Net Name
Connected
Pin
Connected Pin
Name
Connected
Device
GTY
Bank
125
AC40
MGTYTXP0_125 FMCP_HSPC_DP12_C2M_P
Z28
DP12_C2M_P
FMC+ HSPC J22
AC41
MGTYTXN0_125
FMCP_HSPC_DP12_C2M_N
Z29
DP12_C2M_N
AC45
MGTYRXP0_125
FMCP_HSPC_DP12_M2C_P
Y14
DP12_M2C_P
AC46
MGTYRXN0_125
FMCP_HSPC_DP12_M2C_N
Y15
DP12_M2C_N
AA40
MGTYTXP1_125
FMCP_HSPC_DP13_C2M_P
Y30
DP13_C2M_P
AA41
MGTYTXN1_125
FMCP_HSPC_DP13_C2M_N
Y31
DP13_C2M_N
AB43
MGTYRXP1_125
FMCP_HSPC_DP13_M2C_P
Z16
DP13_M2C_P
AB44
MGTYRXN1_125
FMCP_HSPC_DP13_M2C_N
Z17
DP13_M2C_N
W40
MGTYTXP2_125
FMCP_HSPC_DP14_C2M_P
M18
DP14_C2M_P
W41
MGTYTXN2_125
FMCP_HSPC_DP14_C2M_N
M19
DP14_C2M_N
AA45
MGTYRXP2_125
FMCP_HSPC_DP14_M2C_P
Y18
DP14_M2C_P
AA46
MGTYRXN2_125
FMCP_HSPC_DP14_M2C_N
Y19
DP14_M2C_N
U40
MGTYTXP3_125
FMCP_HSPC_DP15_C2M_P
M22
DP15_C2M_P
U41
MGTYTXN3_125
FMCP_HSPC_DP15_C2M_N
M23
DP15_C2M_N
Y43
MGTYRXP3_125
FMCP_HSPC_DP15_M2C_P
Y22
DP15_M2C_P
Y44
MGTYRXN3_125
FMCP_HSPC_DP15_M2C_N
Y23
DP15_M2C_N
AB38
MGTREFCLK0P_125
FMCP_HSPC_GBTCLK3_M2C_C_P
L8
GBTCLK3_M2C_P
AB39
MGTREFCLK0N_125
FMCP_HSPC_GBTCLK3_M2C_C_N
L9
GBTCLK3_M2C_N
Y38
MGTREFCLK1P_125
FMCP_HSPC_GBT1_3_P
13
Q3_P
U39 ICS855S006I
clock buffer
Y39
MGTREFCLK1N_125
FMCP_HSPC_GBT1_3_N
14
Q3_N