
VCU118 Board User Guide
116
UG1224 (v1.0) December 15, 2016
Appendix B
Master Constraints File Listing
Overview
The master Xilinx design constraints (XDC) file template for the VCU118 board provides for
designs targeting the VCU118 evaluation board. Net names in the constraints listed
correlate with net names on the latest VCU118 evaluation board schematic. Users must
identify the appropriate pins and replace the net names with net names in the user RTL. See
the
Vivado Design Suite User Guide: Using Constraints
(UG903)
for more
information.
For detailed I/O standards information required for a particular interface, see the constraint
files generated by tools such as the memory interface generator (MIG) and base system
builder (BSB).
The FMC connectors J22 (FMCP) and J2 (FMC HPC1) are connected to 1.8V VADJ banks.
Because different FMC cards implement different circuitry, the FMC bank I/O standards
must be uniquely defined by each customer.
IMPORTANT:
The XDC file can be accessed on the
.
VCU118 Board Constraints File Listing
# CLOCKS
set_property PACKAGE_PIN
G31
[get_ports "SYSCLK1_300_P"];
set_property IOSTANDARD
DIFF_SSTL12
[get_ports "SYSCLK1_300_P"];
set_property PACKAGE_PIN
F31
[get_ports "SYSCLK1_300_N"];
set_property IOSTANDARD
DIFF_SSTL12
[get_ports "SYSCLK1_300_N"];
set_property PACKAGE_PIN
AY24
[get_ports "CLK_125MHZ_P"];
set_property IOSTANDARD
LVDS
[get_ports "CLK_125MHZ_P"];
set_property PACKAGE_PIN
AY23
[get_ports "CLK_125MHZ_N"];