
VCU118 Board User Guide
27
UG1224 (v1.0) December 15, 2016
Chapter 3:
Board Component Descriptions
AW31
DDR4_C2_DQ12
POD12_DCI
C2
DQU4
U135
AW32
DDR4_C2_DQ13
POD12_DCI
C8
DQU5
U135
AY32
DDR4_C2_DQ14
POD12_DCI
D3
DQU6
U135
AY33
DDR4_C2_DQ15
POD12_DCI
D7
DQU7
U135
BF30
DDR4_C2_DQS0_T
DIFF_POD12_DCI
G3
DQSL_T
U135
BF31
DDR4_C2_DQS0_C
DIFF_POD12_DCI
F3
DQSL_C
U135
AY34
DDR4_C2_DQS1_T
DIFF_POD12_DCI
B7
DQSU_T
U135
BA34
DDR4_C2_DQS1_C
DIFF_POD12_DCI
A7
DQSU_C
U135
BE32
DDR4_C2_DM0
POD12_DCI
E7
DML_B/DBIL_B
U135
BB31
DDR4_C2_DM1
POD12_DCI
E2
DMU_B/DBIU_B
U135
AV30
DDR4_C2_DQ16
POD12_DCI
G2
DQL0
U136
AW30
DDR4_C2_DQ17
POD12_DCI
F7
DQL1
U136
AU33
DDR4_C2_DQ18
POD12_DCI
H3
DQL2
U136
AU34
DDR4_C2_DQ19
POD12_DCI
H7
DQL3
U136
AT31
DDR4_C2_DQ20
POD12_DCI
H2
DQL4
U136
AU32
DDR4_C2_DQ21
POD12_DCI
H8
DQL5
U136
AU31
DDR4_C2_DQ22
POD12_DCI
J3
DQL6
U136
AV31
DDR4_C2_DQ23
POD12_DCI
J7
DQL7
U136
AR33
DDR4_C2_DQ24
POD12_DCI
A3
DQU0
U136
AT34
DDR4_C2_DQ25
POD12_DCI
B8
DQU1
U136
AT29
DDR4_C2_DQ26
POD12_DCI
C3
DQU2
U136
AT30
DDR4_C2_DQ27
POD12_DCI
C7
DQU3
U136
AP30
DDR4_C2_DQ28
POD12_DCI
C2
DQU4
U136
AR30
DDR4_C2_DQ29
POD12_DCI
C8
DQU5
U136
AN30
DDR4_C2_DQ30
POD12_DCI
D3
DQU6
U136
AN31
DDR4_C2_DQ31
POD12_DCI
D7
DQU7
U136
AU29
DDR4_C2_DQS2_T
DIFF_POD12_DCI
G3
DQSL_C
U136
AV29
DDR4_C2_DQS2_C
DIFF_POD12_DCI
F3
DQSL_T
U136
AP31
DDR4_C2_DQS3_T
DIFF_POD12_DCI
B7
DQSU_C
U136
AP32
DDR4_C2_DQS3_C
DIFF_POD12_DCI
A7
DQSU_T
U136
AV33
DDR4_C2_DM2
POD12_DCI
E7
DML_B/DBIL_B
U136
AR32
DDR4_C2_DM3
POD12_DCI
E2
DMU_B/DBIU_B
U136
BE34
DDR4_C2_DQ32
POD12_DCI
G2
DQL0
U137
BF34
DDR4_C2_DQ33
POD12_DCI
F7
DQL1
U137
Table 3-3:
DDR4 Memory 80-bit I/F C2 to FPGA U1 Banks 40, 41, and 42
(Cont’d)
FPGA (U1)
Pin
Schematic Net Name
I/O Standard
Component Memory
Pin #
Pin Name
Ref. Des.