
VCU118 Board User Guide
28
UG1224 (v1.0) December 15, 2016
Chapter 3:
Board Component Descriptions
BC35
DDR4_C2_DQ34
POD12_DCI
H3
DQL2
U137
BC36
DDR4_C2_DQ35
POD12_DCI
H7
DQL3
U137
BD36
DDR4_C2_DQ36
POD12_DCI
H2
DQL4
U137
BE37
DDR4_C2_DQ37
POD12_DCI
H8
DQL5
U137
BF36
DDR4_C2_DQ38
POD12_DCI
J3
DQL6
U137
BF37
DDR4_C2_DQ39
POD12_DCI
J7
DQL7
U137
BD37
DDR4_C2_DQ40
POD12_DCI
A3
DQU0
U137
BE38
DDR4_C2_DQ41
POD12_DCI
B8
DQU1
U137
BC39
DDR4_C2_DQ42
POD12_DCI
C3
DQU2
U137
BD40
DDR4_C2_DQ43
POD12_DCI
C7
DQU3
U137
BB38
DDR4_C2_DQ44
POD12_DCI
C2
DQU4
U137
BB39
DDR4_C2_DQ45
POD12_DCI
C8
DQU5
U137
BC38
DDR4_C2_DQ46
POD12_DCI
D3
DQU6
U137
BD38
DDR4_C2_DQ47
POD12_DCI
D7
DQU7
U137
BE35
DDR4_C2_DQS4_T
DIFF_POD12_DCI
G3
DQSL_T
U137
BF35
DDR4_C2_DQS4_C
DIFF_POD12_DCI
F3
DQSL_C
U137
BE39
DDR4_C2_DQS5_T
DIFF_POD12_DCI
B7
DQSU_T
U137
BF39
DDR4_C2_DQS5_C
DIFF_POD12_DCI
A7
DQSU_C
U137
BC34
DDR4_C2_DM4
POD12_DCI
E7
DML_B/DBIL_B
U137
BE40
DDR4_C2_DM5
POD12_DCI
E2
DMU_B/DBIU_B
U137
BB36
DDR4_C2_DQ48
POD12_DCI
G2
DQL0
U138
BB37
DDR4_C2_DQ49
POD12_DCI
F7
DQL1
U138
BA39
DDR4_C2_DQ50
POD12_DCI
H3
DQL2
U138
BA40
DDR4_C2_DQ51
POD12_DCI
H7
DQL3
U138
AW40
DDR4_C2_DQ52
POD12_DCI
H2
DQL4
U138
AY40
DDR4_C2_DQ53
POD12_DCI
H8
DQL5
U138
AY38
DDR4_C2_DQ54
POD12_DCI
J3
DQL6
U138
AY39
DDR4_C2_DQ55
POD12_DCI
J7
DQL7
U138
AW35
DDR4_C2_DQ56
POD12_DCI
A3
DQU0
U138
AW36
DDR4_C2_DQ57
POD12_DCI
B8
DQU1
U138
AU40
DDR4_C2_DQ58
POD12_DCI
C3
DQU2
U138
AV40
DDR4_C2_DQ59
POD12_DCI
C7
DQU3
U138
AU38
DDR4_C2_DQ60
POD12_DCI
C2
DQU4
U138
AU39
DDR4_C2_DQ61
POD12_DCI
C8
DQU5
U138
Table 3-3:
DDR4 Memory 80-bit I/F C2 to FPGA U1 Banks 40, 41, and 42
(Cont’d)
FPGA (U1)
Pin
Schematic Net Name
I/O Standard
Component Memory
Pin #
Pin Name
Ref. Des.