ML628 IBERT Getting Started Guide
21
UG806 (v1.0) May 20, 2011
Running the GTX IBERT Demonstration
All GTX transceiver pins and reference clock pins are routed from the FPGA to a connector
pad which interfaces with Samtec BullsEye connectors.
A
shows the connector
B
shows the connector pinout.
X-Ref Target - Figure 1-22
Figure 1-22:
GTX Quad Locations
UG
8
06_c1_22_041411
QUAD_104
QUAD_103
QUAD_100
QUAD_101
QUAD_102
QUAD_115
QUAD_114
QUAD_113
QUAD_112
QUAD_105
X-Ref Target - Figure 1-23
Figure 1-23:
A – GTX Connector Pad. B – GTX Connector Pinout
UG
8
06_c1_23_041411
B
GTX
GTX Connector Pino
u
t
P
P
P
P
P
P
P
P
P
P
N
N
N
N
N
N
N
N
N
N
TX0
RX0
CLK0
CLK1
TX1
RX2
TX3
RX3
TX2
RX1
A
GTX Connector Pad