114
www.xilinx.com
Ethernet 1000BASE-X PCS/PMA or SGMII v9.1
UG155 March 24, 2008
Chapter 8:
SGMII / Dynamic Standards Switching with RocketIO Transceivers
R
.
Figure 8-10:
Clock Management with Multiple Core Instances with Virtex-5 GTX
RocketIO Transceivers for SGMII
component_n
a
me
_
b
lock
(Block Level)
Ethernet 1000BASE-X
PCS/PMA or
SGMII core
userclk
userclk2
Virtex-5
GTP
RocketIO
(0)
Ethernet 1000BASE-X
PCS/PMA or
SGMII core
userclk
userclk2
TXU
S
RCLK0
TXU
S
RCLK20
RXU
S
RCLK0
RXU
S
RCLK20
REFCLKOUT
RXRECCLK0
FPGA
f
ab
ric
Rx
El
as
tic
B
u
ffer
BUFR
Virtex-5
GTP
RocketIO
(1)
TXU
S
RCLK1
TXU
S
RCLK21
RXU
S
RCLK1
RXU
S
RCLK21
RXRECCLK1
FPGA
f
ab
ric
Rx
El
as
tic
B
u
ffer
BUFR
component_n
a
me
_
b
lock
(Block Level)
Ethernet 1000BASE-X
PCS/PMA or
SGMII core
userclk
userclk2
Virtex-5
GTP
RocketIO
(0)
Ethernet 1000BASE-X
PCS/PMA or
SGMII core
userclk
userclk2
userclk2
(125 MHz)
TXU
S
RCLK0
TXU
S
RCLK20
RXU
S
RCLK0
RXU
S
RCLK20
REFCLKOUT
RXRECCLK0
FPGA
f
ab
ric
Rx
El
as
tic
B
u
ffer
BUFR
Virtex-5
GTP
RocketIO
(1)
CLKIN
TXU
S
RCLK1
TXU
S
RCLK21
RXU
S
RCLK1
RXU
S
RCLK21
RXRECCLK1
FPGA
f
ab
ric
Rx
El
as
tic
B
u
ffer
BUFR
clkin
(125MHz)
IBUFGDS
IPAD
brefclkp
IPAD
brefclkn
CLKIN
NC
rocketio_wrapper_gtp_tile
rocketio_wrapper_gtp_tile
rocketio_wrapper_gtp
rocketio_wrapper_gtp
userclk2 (125MHz)
DCM
CLKIN CLK0
FB
BUFG
CLKDV
BUFG
userclk (62.5MHz)