CAN FD v2.0
39
PG223 December 5, 2018
Chapter 2:
Product Specification
RX FIFO Status Register (Address 0x00E8)
7
UAF7
R/W
0
Use Acceptance Filter Mask Pair 7.
Description same as UAF0.
6
UAF6
R/W
0
Use Acceptance Filter Mask Pair 6.
Description same as UAF0.
5
UAF5
R/W
0
Use Acceptance Filter Mask Pair 5.
Description same as UAF0.
4
UAF4
R/W
0
Use Acceptance Filter Mask Pair 4.
Description same as UAF0.
3
UAF3
R/W
0
Use Acceptance Filter Mask Pair 3.
Description same as UAF0.
2
UAF2
R/W
0
Use Acceptance Filter Mask Pair 2.
Description same as UAF0.
1
UAF1
R/W
0
Use Acceptance Filter Mask Pair 1.
Description same as UAF0.
0
UAF0
R/W
0
Use Acceptance Filter Mask Pair 0.
Enables the use of acceptance filter mask pair 0.
• 1 = Indicates Acceptance Filter Mask register 0 (AFMR0 or
M0) and Acceptance Filter ID register 0 (AFID0 or F0) pair is
used for acceptance filtering.
• 0 = Indicates AFMR0 and AFID0 pair is not used for
acceptance filtering.
Notes:
1. This register space is reserved for RX Mailbox buffer mode. Write has no effect and read returns 0.
Table 2-28:
RX FIFO Status Register
Bits
Name
Access Default
Value
Description
31
Reserved
–
0
Reserved.
30:24
FL_1[6:0]
R
0
RX FIFO-1 Fill Level (0-64).
Note:
This field is reserved if RX FIFO-1 is not enabled.
Number of stored messages in RX FIFO-1 starting from the
read index (RI) given in this register.
For example, if FL = 0x5 and RI = 0x2 then RX FIFO-1 has five
messages starting from Read Index 2 (Start address 0x4190).
FL is maintained if CEN bit is cleared.
FL gets reset to 0 if soft or hard reset is asserted.
Table 2-27:
Acceptance Filter (Control) Register
(Cont’d)
Bits
Name
Access Default
Value
Description