CAN FD v2.0
23
PG223 December 5, 2018
Chapter 2:
Product Specification
29:24
RXBOFLW_BI
R
0
RX Buffer Index for Overflow Interrupt (Mailbox mode).
Gives RX Buffer index for which overflow event is generated. This field
is automatically cleared to default if RXBOFLW bit is cleared in this
register. In case more than one overflow event happens (before Host
could clear RXBOFLW), RXBOFLW_BI shows the overflow index for the
last event. This field has meaning only if the overflow interrupt
RXBOFLW bit is set. This field is also cleared at hard/soft reset or when
a 0 is written to the CEN bit in the SRR.
23:18
RXLRM_BI
R
0
RX Buffer Index for Last Received Message (Mailbox mode).
Gives the RX Buffer index for the last received message. This field has
meaning only if the RXOK bit is set in this register. This field is cleared
at hard/soft reset or when a 0 is written to the CEN bit in the SRR.
17
RXMNF
R
0
RX Match Not Finished.
• 1 = Indicates that Match process did not finish until the start of sixth
bit in EOF field and frame was discarded.
This bit can be cleared by writing to the respective bit in the ICR.
16
RXBOFLW/
RXFWMFLL_1
R
0
RX Buffer Overflow Interrupt (Mailbox mode).
• 1 = Indicates that a message has been lost due to buffer overflow
condition. Buffer index is captured in RXBOFLW_BI field.
This bit can be cleared by writing to the respective bit in the ICR.
RX FIFO 1 Watermark Full Interrupt (Sequential/FIFO Mode).
• 1 = Indicates that RX FIFO-1 is full based on watermark
programming.
Note:
This interrupt is only available when RX FIFO-1 is enabled.
The interrupt continues to assert as long as the RX FIFO-1 Fill Level is
above the RX FIFO-1 Full watermark.
This bit can be cleared by writing to the respective bit in the ICR.
15
RXRBF/
RXFOFLW_1
R
0
RX Buffer Full Interrupt (Mailbox mode).
• 1 = Indicates that a receive buffer has received a message and
become full.
This bit can be cleared by writing to the respective bit in the ICR.
RX FIFO-1 Overflow Interrupt (Sequential/FIFO Mode).
• 1 = Indicates that a message has been lost. This condition occurs
when a new message with ID matching to Receive FIFO 1 is received
and the Receive FIFO 1 is full.
Note:
This interrupt is only available when RX FIFO-1 is enabled.
This bit can be cleared by writing to the respective bit in the ICR.
This bit is also cleared when a 0 is written to the CEN bit in the SRR.
14
TXCRS
R
0
TX Cancellation Request Served Interrupt.
• 1 = Indicates that a cancellation request was cleared.
This bit can be cleared by writing to the respective bit in the ICR.
Table 2-12:
Interrupt Status Register
(Cont’d)
Bits
Name
Access Default
Value
Description