CAN FD v2.0
12
PG223 December 5, 2018
Chapter 2:
Product Specification
Core Register Descriptions
shows the CAN FD core register space. The thick ruling represents the RX Mailbox
specific register bits and the gray represents the RX FIFO specific register bits. Register bits
that are used in both RX Mailbox and RX FIFO mode and differ in description are shown with
a / separator.
0x0098
TCR
Read, Write
TX Buffer Cancel Request Register
Registers present in
both RX Mailbox
and RX Sequential/
FIFO buffer modes.
0x009C
IETCS
Read, Write
Interrupt Enable TX Buffer Cancellation
Request Served/Cleared Register
0x00A0
TxE_FSR
Read, Write TX Event FIFO Status Register.
0x00A4
TxE_WMR
Read, Write TX Event FIFO Watermark Register.
0x00A8-
0x00AC
Reserved
–
Reserved space. Write has no effect. Read
always returns 0.
0x00B0
RCS0
Read, Write
RX Buffer Control Status Register 0
Registers present
only in RX Mailbox
buffer mode.
Otherwise reserved.
0x00B4
RCS1
Read, Write
See
RX Buffer Control Status Register 0
0x00B8
RCS2
Read, Write
0x00BC
Reserved
–
Reserved space. Write has no effect. Read
always returns 0.
0x00C0
IERBF0
Read, Write
Interrupt Enable RX Buffer Full Register 0
0x00C4
IEBRF1
Read, Write
Interrupt Enable RX Buffer Full Register 1
0x00C8-
0x00DC
Reserved
–
Reserved space. Write has no effect. Read
always returns 0.
0x00E0
AFR
Read, Write
Acceptance Filter (Control) Register
Registers present
only in RX
Sequential/FIFO
buffer mode
otherwise reserved.
0x00E4
Reserved
–
Reserved space. Write has no effect. Read
always returns 0.
0x00E8
FSR
Read, Write
0x00EC
WMR
Read, Write
0x00F0-
0x00FF
Reserved
–
Reserved space. Write has no effect. Read
always returns 0.
Table 2-3:
CAN FD Core Register Address Map
(Cont’d)
Start
Address
Name
Access
Description
Notes
Table 2-4:
CAN FD Core Register Space
Start
Address 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Name
(Reset
Value)
0x0000
RSVD
CE
N
SR
ST SRR (0x0)
0x0004
RSVD
RSVD
AB
R
SB
R
DP
EE
DA
R
BR
SD
SN
OO
P
LB
A
C
K
SL
EE
P
MSR (0x0)