Page 215
TMP89FM42
RA001
16.5 Activation of STOP, IDLE0 or SLEEP0 Mode
16.5.1 Transition of register status
When the STOP, IDLE0 or SLEEP0 mode is activated, the UART stops automatically and each register
becomes the status as shown in Table 16-4. For the registers that do not hold their values, make settings again
as needed after the operation mode is recovered.
16.5.2 Transition of TXD pin status
When the IDLE0, SLEEP0 or STOP mode is activated, the TXD pin reverts to the status shown in Table 16-
5, whether data is transmitted/received or the operation is stopped.
Table 16-4 Transition of Register Status
7
6
5
4
3
2
1
0
UART0CR1
TXE
RXE
STOPBT
EVEN
PE
IRDASEL
BRG
-
Cleared to
0
Cleared to
0
Hold the
value
Hold the
value
Hold the
value
Hold the
value
Hold the
value
-
UART0CR2
-
-
RTSEL
RXDNC
STOPBR
-
-
Hold the
value
Hold the
value
Hold the
value
Hold the
value
Hold the
value
Hold the
value
UART0SR
PERR
FERR
OERR
-
RBSY
RBFL
TBSY
TBFL
Cleared to
0
Cleared to
0
Cleared to
0
-
Cleared to
0
Cleared to
0
Cleared to
0
Cleared to
0
UART0DR
UART0DR7
UART0DR6
UART0DR5
UART0DR4
UART0DR3
UART0DR2
UART0DR1
UART0DR0
Hold the
value
Hold the
value
Hold the
value
Hold the
value
Hold the
value
Hold the
value
Hold the
value
Hold the
value
RD0BUF
RD0DR7
RD0DR6
RD0DR5
RD0DR4
RD0DR3
RD0DR2
RD0DR1
RD0DR0
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
TD0BUF
TD0DR7
TD0DR6
TD0DR5
TD0DR4
TD0DR3
TD0DR2
TD0DR1
TD0DR0
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
Indetermi-
nate
Table 16-5 TXD Pin Status When the STOP, IDLE0 or SLEEP0 Mode Is Activated
UART0CR1
<IRDASEL>
IDLE0 or SLEEP0 mode
STOP mode
SYSCR1<OUTEN>="1"
SYSCR1<OUTEN>="0"
"0"
H level
H level
Hi-Z
"1"
L level
L level
Summary of Contents for TLCS-870/C1 Series
Page 1: ...8 Bit Microcontroller TLCS 870 C1 Series TMP89FM42 查询TMP89FM42供应商 捷多邦 专业PCB打样工厂 24小时加急出货 ...
Page 3: ...Revision History Date Revision 2007 10 25 1 First Release 2007 11 3 2 Contents Revised ...
Page 4: ......
Page 14: ......
Page 18: ...1 3 Block Diagram TMP89FM42 1 3 Block Diagram Figure 1 2 Block Diagram ...
Page 22: ...1 4 Pin Names and Functions TMP89FM42 ...
Page 60: ...2 CPU Core 2 5 Revision History TMP89FM42 ...
Page 76: ...3 Interrupt Control Circuit 3 8 Revision History TMP89FM42 ...
Page 86: ...4 External Interrupt control circuit 4 3 Function TMP89FM42 ...
Page 102: ...7 Voltage Detection Circuit 7 5 Revision History TMP89FM42 ...
Page 126: ...8 I O Ports 8 3 I O Port Registers TMP89FM42 Note 2 i 0 to 1 ...
Page 136: ...8 I O Ports 8 5 Revision History TMP89FM42 ...
Page 142: ...9 Special Function Registers 9 3 SFR3 0x0E40 to 0x0EFF TMP89FM42 ...
Page 146: ...10 Low Power Consumption Function for Peripherals TMP89FM42 ...
Page 149: ...TMP89FM42 11 3 Revision History Rev Description RA001 Deleted SLEEP2 description ...
Page 150: ...11 Divider Output DVO 11 3 Revision History TMP89FM42 ...
Page 220: ...15 Real Time Clock RTC 15 4 Real Time Clock Operation TMP89FM42 ...
Page 250: ...16 Asynchronous Serial Interface UART 16 15 Revision History TMP89FM42 ...
Page 302: ...18 Serial Bus Interface SBI 18 7 Revision History TMP89FM42 ...
Page 338: ...21 Flash Memory 21 4 Toggle Bit D6 TMP89FM42 ...
Page 384: ...22 Serial PROM Mode 22 15 Revision History TMP89FM42 ...
Page 388: ...24 Input Output Circuit 24 1 Control Pins TMP89FM42 ...
Page 404: ...25 Electrical Characteristics 25 11 Revision History TMP89FM42 ...
Page 406: ...26 Package Dimensions TMP89FM42 ...
Page 408: ......