![Texas Instruments TMS470R1 series Reference Manual Download Page 39](http://html.mh-extra.com/html/texas-instruments/tms470r1-series/tms470r1-series_reference-manual_1097090039.webp)
Control Registers
Serial Peripheral Interface (SPI) Module (SPNU195E)
33
Bit 16
RXINTFLAG IMG.
SPI interrupt flag image.
This is a mirror bit of the RXINTFLAG bit (SPICTRL3.0).
This bit is cleared in one of four ways.
❏
Reading the SPIBUF register
❏
Writing a 1 to this bit
❏
Writing a 0 to SPIEN (SPICTRL2.4)
❏
System reset
0
=
Interrupt condition did not occur
1
=
Interrupt condition did occur
Bits 15:0
SPIBUF: SPI buffer.
The data in this register is the data transferred from the shift-register
(SPIDAT). Since the data is shifted into the SPI most significant bit first, for
word lengths less than 16, the data is stored right-justified in the register.
Note: SPI Buffer
Reading the SPIBUF register clears the RCVROVRN (SPICTRL3.2),
RXINTFLAG (SPICTRL3.0), RCVR OVRN IMG (SPIBUF.17), and the
RXINTFLAG IMG (SPIBUF.16) bits.
Summary of Contents for TMS470R1 series
Page 4: ......