![Texas Instruments TMS470R1 series Reference Manual Download Page 38](http://html.mh-extra.com/html/texas-instruments/tms470r1-series/tms470r1-series_reference-manual_1097090038.webp)
Control Registers
32
6.6
SPI Buffer Register (SPIBUF)
Bits 31:18
Reserved.
Reads are undefined and writes have no effect
Bit 17
RCVR OVRN IMG.
SPI receiver overrun flag image.
This is a mirror bit of the RCVROVRN flag bit (SPICTRL3.2) and is used to
reduce the interrupt latency and execution time.
This bit is cleared in one of four ways.
❏
Reading the SPIBUF register
❏
Writing a 1 to this bit
❏
Writing a 0 to SPIEN (SPICTRL2.4)
❏
System reset
0
=
Overrun condition did not occur
1
=
Overrun condition has occurred
Note: The SPIBUF Register
The SPIBUF is a 32 bit register. Two bits in the upper 16 bits are used for
control, all 16 lower bits are data buffers
Bits
31
18
17
16
0x14
Reserved
RCVR
OVRN
IMG
INT
FLAG
IMG
U
RC-0
RC-0
Bits
15
0
SPIBUF
R-U
R = Read, C = Clear, U = Undefined;
-n =
Value after reset
Summary of Contents for TMS470R1 series
Page 4: ......