![Texas Instruments TMS470R1 series Reference Manual Download Page 34](http://html.mh-extra.com/html/texas-instruments/tms470r1-series/tms470r1-series_reference-manual_1097090034.webp)
Control Registers
28
6.3
SPI Control Register 3 (SPICTRL3)
Bits 31:6
Reserved.
Reads are undefined and writes have no effect.
Bit 5
ENABLE HIGHZ.
SPIENA pin high-z enable.
When active, the SPIENA pin (when it is configured as a WAIT functional
output signal in a slave SPI) is forced to place it’s output in high-z when not
driving a low signal. If inactive, then the pin will output both a high and a low
signal.
0
=
SPIENA pin is a value
1
=
SPIENA pin is in high-z
Bit 4
DMA REQ EN.
DMA request enable.
Enables the DMA request signal to be generated for both receive and
transmit channels.
0
=
DMA is not used
1
=
DMA is used
Bit 3
OVRNINTEN.
Overrun interrupt enable.
An interrupt is to be generated when the RCVR OVRN flag bit (SPICTRL3.2)
is set by hardware. Otherwise, no interrupt will be generated.
0
=
Overrun interrupt will not be generated
1
=
Overrun interrupt will be generated
Bits
31
16
0x08
Reserved
U
Bits
15
6
5
4
3
2
1
0
Reserved
EN
ABLE
HIGH
Z
DMA
REQ
EN
OVRN
INT
EN
RCVR
OVRN
RX
INT
EN
RX
INT
FLAG
U
RW-0
RW-0
RW-0
RC-0
RW-0
RC-0
R = Read, W = Write, C = Clear, U = Undefined;
-n =
Value after reset
Summary of Contents for TMS470R1 series
Page 4: ......