1
2
ADCINB0
ADCINB1
ADCINB2
ADCINB3
ADCINB4
ADCINB5
ADCINB6
ADCINB7
ADCREFM
ADCREFP
ADCRESEXT
MDRA
MDXA
MCLKRA
MCLKXA
MFSXA
MFSRA
SPICLKA
SPISTEA
SPISIMOA
SPISOMIA
A
VSSREFBG
A
VDDREFBG
3
4
5
6
7
8
9
10
1
1
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
TDI
TDO
TMS
XCLKOUT
TCLKINA
TDIRA
CAP3_QEPI1
CAP2_QEP2
CAP1_QEP1
T2PWM_T2CMP
T1PWM_T1CMP
PWM6
PWM5
PWM4
PWM3
PWM2
PWM1
SCIRXDB
SCITXDB
CANRXA
T1CTRIP_PDPINT
A
T2CTRIPEV
ASOC
/
C3TRIP
C2TRIP
C1TRIP
97
96
65
32
128
64
33
PWM7
PWM8
PWM9
PWM10
PWM11
PWM12
T3PWM_T3CMP
T4PWM_T4CMP
CAP4_QEP3
CAP5_QEP4
CAP6_QEPI2
C4TRIP
C5TRIP
C6TRIP
TEST2
TEST1
V
DD3VFL
TDIRB
TCLKINB
X2
X1/XCLKIN
T3CTRIP_PDPINTB
CANTXA
34
35
36
37
38
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
39
63
T4CTRIP EVBSOC
/
127
126
125
124
123
121
120
119
118
117
116
115
114
113
112
111
110
109
108
107
106
105
104
103
102
101
100
99
122
98
TESTSEL
TRST
TCK
EMU0
XF_XPLLDIS
V
DD
V
D
D
V
D
D
V
D
D
V
D
D
V
D
D
V
DD
V
DD
V
DD
V
DD
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
D
D
IO
V
D
D
IO
V
DDIO
V
DDIO
EMU1
XINT1_XBIO
XNMI_XINT13
XINT2_ADCSOC
SCITXDA
SCIRXDA
XRS
V
DD1
V
SS1
ADCBGREFIN
V
SSA2
V
SSA
1
V
D
D
A
1
V
DDA2
ADCINA7
ADCINA6
ADCINA5
ADCINA4
ADCINA3
ADCINA2
ADCINA1
ADCINA0
ADCLO
V
SSAIO
V
D
D
A
IO
TMS320F2810, TMS320F2811, TMS320F2812
TMS320C2810, TMS320C2811, TMS320C2812
SPRS174T – APRIL 2001 – REVISED MAY 2012
www.ti.com
2.3.3
Pin Assignments for the PBK Package
The TMS320F2810, TMS320F2811, TMS320C2810, and TMS320C2811 128-pin PBK low-profile quad
flatpack (LQFP) pin assignments are shown in
Figure 2-3
. See
Table 2-2
for a description of each pin’s
function(s).
Figure 2-3. TMS320F2810, TMS320F2811, TMS320C2810, and TMS320C2811 128-Pin PBK LQFP
(Top View)
16
Introduction
Copyright © 2001–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s):
TMS320F2810 TMS320F2811 TMS320F2812 TMS320C2810 TMS320C2811 TMS320C2812