P8.0/TB0CLK
P8.1/UCB1STE/UCA1CLK
P8.2/UCA1TXD/UCA1SIMO
P8.3/UCA1RXD/UCA1SOMI
P8.4/UCB1CLK/UCA1STE
P8.5/UCB1SIMO//UCB1SDA
P8.6/UCB1SOMI/UCB1SCL
P8.7
Direction
0: Input
1: Output
P8SEL.x
1
0
P8DIR.x
P8IN.x
EN
Module X IN
1
0
Module X OUT
P8OUT.x
1
0
DV
SS
DV
CC
P8REN.x
Pad Logic
1
P8DS.x
0: Low drive
1: High drive
D
From module
MSP430F5338, MSP430F5336, MSP430F5335, MSP430F5333
www.ti.com
SLAS721D – AUGUST 2010 – REVISED DECEMBER 2015
6.13.11 Port P8, P8.0 to P8.7, Input/Output With Schmitt Trigger
Figure 6-12. Port P8 (P8.0 to P8.7) Schematic
Table 6-58. Port P8 (P8.0 to P8.7) Pin Functions
CONTROL BITS OR
SIGNALS
(1)
PIN NAME (P9.x)
x
FUNCTION
P8DIR.x
P8SEL.x
P8.0/TB0CLK
0
P8.0 (I/O)
I: 0; O: 1
0
Timer TB0.TB0CLK clock input
0
1
P8.1/UCB1STE/UCA1CLK
1
P8.1 (I/O)
I: 0; O: 1
0
UCB1STE/UCA1CLK
X
1
P8.2/UCA1TXD/UCA1SIMO
2
P8.2 (I/O)
I: 0; O: 1
0
UCA1TXD/UCA1SIMO
X
1
P8.3/UCA1RXD/UCA1SOMI
3
P8.3 (I/O)
I: 0; O: 1
0
UCA1RXD/UCA1SOMI
X
1
P8.4/UCB1CLK/UCA1STE
4
P8.4 (I/O)
I: 0; O: 1
0
UCB1CLK/UCA1STE
X
1
P8.5/UCB1SIMO/UCB1SDA
5
P8.5 (I/O)
I: 0; O: 1
0
UCB1SIMO/UCB1SDA
X
1
P8.6/UCB1SOMI/UCB1SCL
6
P8.6 (I/O)
I: 0; O: 1
0
UCB1SOMI/UCB1SCL
X
1
P8.7
7
P8.7 (I/O)
I: 0; O: 1
0
(1)
X = Don't care
Copyright © 2010–2015, Texas Instruments Incorporated
Detailed Description
95
Submit Documentation Feedback
Product Folder Links:
MSP430F5338 MSP430F5336 MSP430F5335 MSP430F5333
Summary of Contents for MSP430F5333
Page 110: ......